# PXI Express<sup>™</sup>

NI PXIe-1065 User Manual



# Worldwide Technical Support and Product Information $\mathtt{ni.com}$

#### Worldwide Offices

Visit ni.com/niglobal to access the branch office websites, which provide up-to-date contact information, support phone numbers, email addresses, and current events.

#### National Instruments Corporate Headquarters

11500 North Mopac Expressway Austin, Texas 78759-3504 USA Tel: 512 683 0100

For further support information, refer to the *NI Services* appendix. To comment on NI documentation, refer to the NI website at ni.com/info and enter the Info Code feedback.

© 2007–2017 National Instruments. All rights reserved.

# Legal Information

#### Limited Warranty

This document is provided 'as is' and is subject to being changed, without notice, in future editions. For the latest version, refer to ni.com/manuals. NI reviews this document carefully for technical accuracy; however, NI MAKES NO EXPRESS OR IMPLIED WARRANTIES AS TO THE ACCURACY OF THE INFORMATION CONTAINED HEREIN AND SHALL NOT BE LIABLE FOR ANY ERRORS.

NI warrants that its hardware products will be free of defects in materials and workmanship that cause the product to fail to substantially conform to the applicable NI published specifications for one (1) year from the date of invoice.

For a period of ninety (90) days from the date of invoice, NI warrants that (i) its software products will perform substantially in accordance with the applicable documentation provided with the software and (ii) the software media will be free from defects in materials and workmanship.

If NI receives notice of a defect or non-conformance during the applicable warranty period, NI will, in its discretion: (i) repair or replace the affected product, or (ii) refund the fees paid for the affected product. Repaired or replaced Hardware will be warranted for the remainder of the original warranty period or ninety (90) days, whichever is longer. If NI elects to repair or replace the product, NI may use new or refurbished parts or products that are equivalent to new in performance and reliability and are at least functionally equivalent to the original part or product.

You must obtain an RMA number from NI before returning any product to NI. NI reserves the right to charge a fee for examining and testing Hardware not covered by the Limited Warranty.

This Limited Warranty does not apply if the defect of the product resulted from improper or inadequate maintenance, installation, repair, or calibration (performed by a party other than NI); unauthorized modification; improper environment; use of an improper hardware or software key; improper use or operation outside of the specification for the product; improper voltages; accident, abuse, or neglect; or a hazard such as lightning, flood, or other act of nature.

THE REMEDIES SET FORTH ABOVE ARE EXCLUSIVE AND THE CUSTOMER'S SOLE REMEDIES, AND SHALL APPLY EVEN IF SUCH REMEDIES FAIL OF THEIR ESSENTIAL PURPOSE.

EXCEPT AS EXPRESSLY SET FORTH HEREIN, PRODUCTS ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND AND NI DISCLAIMS ALL WARRANTIES, EXPRESSED OR IMPLIED, WITH RESPECT TO THE PRODUCTS, INCLUDING ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, TITLE OR NON-INFRINGEMENT, AND ANY WARRANTIES THAT MAY ARISE FROM USAGE OF TRADE OR COURSE OF DEALING, NI DOES NOT WARRANT, GUARANTEE, OR MAKE ANY REPRESENTATIONS REGARDING THE USE OF OR THE RESULTS OF THE USE OF THE PRODUCTS IN TERMS OF CORRECTNESS, ACCURACY, RELIABILITY, OR OTHERWISE, NI DOES NOT WARRANT THAT THE OPERATION OF THE PRODUCTS WILL BE UNINTERRUPTED OR ERROR FREE.

In the event that you and NI have a separate signed written agreement with warranty terms covering the products, then the warranty terms in the separate agreement shall control.

#### Copyright

Under the copyright laws, this publication may not be reproduced or transmitted in any form, electronic or mechanical, including photocopying, recording, storing in an information retrieval system, or translating, in whole or in part, without the prior written consent of National Instruments Corporation.

National Instruments respects the intellectual property of others, and we ask our users to do the same. NI software is protected by copyright and other intellectual property laws. Where NI software may be used to reproduce software or other materials belonging to others, you may use NI software only to reproduce materials that you may reproduce in accordance with the terms of any applicable license or other legal restriction.

#### End-User License Agreements and Third-Party Legal Notices

You can find end-user license agreements (EULAs) and third-party legal notices in the following locations:

- Notices are located in the <National Instruments>\\_Legal Information and <National Instruments> directories.
- EULAs are located in the <National Instruments>\Shared\MDF\Legal\license directory.
- Review <National Instruments>\\_Legal Information.txt for information on including legal information in installers built with NI products.

#### U.S. Government Restricted Rights

If you are an agency, department, or other entity of the United States Government ("Government"), the use, duplication, reproduction, release, modification, disclosure or transfer of the technical data included in this manual is governed by the Restricted Rights provisions under Federal Acquisition Regulation S2.227-14 for civilian agencies and Defense Federal Acquisition Regulation Supplement Section 252.227-7014 and 252.227-7015 for military agencies.

#### **Trademarks**

Refer to the NI Trademarks and Logo Guidelines at ni.com/trademarks for more information on NI trademarks.

ARM, Keil, and µVision are trademarks or registered of ARM Ltd or its subsidiaries.

LEGO, the LEGO logo, WEDO, and MINDSTORMS are trademarks of the LEGO Group.

TETRIX by Pitsco is a trademark of Pitsco, Inc.

FIELDBUS FOUNDATION™ and FOUNDATION™ are trademarks of the Fieldbus Foundation.

EtherCAT® is a registered trademark of and licensed by Beckhoff Automation GmbH.

CANopen® is a registered Community Trademark of CAN in Automation e.V.

DeviceNet<sup>™</sup> and EtherNet/IP<sup>™</sup> are trademarks of ODVA.

Go!, SensorDAQ, and Vernier are registered trademarks of Vernier Software & Technology. Vernier Software & Technology and vernier.com are trademarks or trade dress.

Xilinx is the registered trademark of Xilinx, Inc.

Taptite and Trilobular are registered trademarks of Research Engineering & Manufacturing Inc.

FireWire® is the registered trademark of Apple Inc.

Linux® is the registered trademark of Linus Torvalds in the U.S. and other countries.

Handle Graphics®, MATLAB®, Simulink®, Stateflow®, and xPC TargetBox® are registered trademarks, and Simulink Coder™, TargetBox™, and Target Language Compiler™ are trademarks of The MathWorks, Inc.

Tektronix®, Tek, and Tektronix, Enabling Technology are registered trademarks of Tektronix, Inc.

The Bluetooth® word mark is a registered trademark owned by the Bluetooth SIG, Inc.

The ExpressCard™ word mark and logos are owned by PCMCIA and any use of such marks by National Instruments is under license

The mark LabWindows is used under a license from Microsoft Corporation. Windows is a registered trademark of Microsoft Corporation in the United States and other countries.

Other product and company names mentioned herein are trademarks or trade names of their respective companies.

Members of the National Instruments Alliance Partner Program are business entities independent from NI and have no agency, partnership, or joint-venture relationship with NI.

#### Patents

For patents covering NI products/technology, refer to the appropriate location: **Help»Patents** in your software, the patents.txt file on your media, or the *National Instruments Patent Notice* at ni.com/patents.

#### **Export Compliance Information**

Refer to the Export Compliance Information at ni.com/legal/export-compliance for the NI global trade compliance policy and how to obtain relevant HTS codes, ECCNs, and other import/export data.

#### WARNING REGARDING USE OF NATIONAL INSTRUMENTS PRODUCTS

YOU ARE ULTIMATELY RESPONSIBLE FOR VERIFYING AND VALIDATING THE SUITABILITY AND RELIABILITY OF THE PRODUCTS WHENEVER THE PRODUCTS ARE INCORPORATED IN YOUR SYSTEM OR APPLICATION, INCLUDING THE APPROPRIATE DESIGN, PROCESS, AND SAFETY LEVEL OF SUCH SYSTEM OR APPLICATION.

PRODUCTS ARE NOT DESIGNED, MANUFACTURED, OR TESTED FOR USE IN LIFE OR SAFETY CRITICAL SYSTEMS, HAZARDOUS ENVIRONMENTS OR ANY OTHER ENVIRONMENTS REQUIRING FAIL-SAFE PERFORMANCE, INCLUDING IN THE OPERATION OF NUCLEAR FACILITIES; AIRCRAFT NAVIGATION; AIR TRAFFIC CONTROL SYSTEMS; LIFE SAVING OR LIFE SUSTAINING SYSTEMS OR SUCH OTHER MEDICAL DEVICES; OR ANY OTHER APPLICATION IN WHICH THE FAILURE OF THE PRODUCT OR SERVICE COULD LEAD TO DEATH, PERSONAL INJURY, SEVERE PROPERTY DAMAGE OR ENVIRONMENTAL HARM (COLLECTIVELY, "HIGH-RISK USES"). FURTHER, PRUDENT STEPS MUST BE TAKEN TO PROTECT AGAINST FAILURES, INCLUDING PROVIDING BACK-UP AND SHUT-DOWN MECHANISMS. NI EXPRESSLY DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY OF FITNESS OF THE PRODUCTS OR SERVICES FOR HIGH-RISK USES".

# Contents

| About This Manual                          |      |
|--------------------------------------------|------|
| Related Documentation                      | vii  |
|                                            |      |
| Chapter 1                                  |      |
| Getting Started                            |      |
| Unpacking                                  | 1-1  |
| What You Need to Get Started               | 1-1  |
| Key Features                               | 1-2  |
| Chassis Description                        | 1-4  |
| Optional Equipment                         | 1-5  |
| EMC Filler Panels                          | 1-5  |
| Rack Mount Kit                             | 1-5  |
| Slot Blockers                              | 1-5  |
| NI PXIe-1065 Chassis Backplane Overview    | 1-6  |
| Interoperability with CompactPCI           | 1-6  |
| System Controller Slot                     | 1-6  |
| Hybrid Peripheral Slots                    |      |
| PXI Peripheral Slots                       | 1-7  |
| PXI Express Peripheral Slots               | 1-7  |
| System Timing Slot                         | 1-7  |
| PXI Local Bus                              | 1-9  |
| PXI Trigger Bus                            | 1-10 |
| System Reference Clock                     |      |
| PXIe_SYNC_CTRL                             | 1-13 |
| Chanter 2                                  |      |
| Chapter 2                                  |      |
| Installation and Configuration             |      |
| Safety Information                         |      |
| Chassis Cooling Considerations             |      |
| Providing Adequate Clearance               |      |
| Chassis Ambient Temperature Definition     |      |
| Setting Fan Speed                          |      |
| Installing Filler Panels                   |      |
| Installing Slot Blockers                   |      |
| Rack Mounting                              |      |
| Connecting Safety Ground                   |      |
| Connecting to Power Source                 |      |
| Installing a PXI Express System Controller |      |
| Installing Peripheral Modules              |      |
| Power Inhibit Switch LED Indicator         |      |
| Remote Voltage Monitoring and Control      |      |
| Inhibit Mode Switch                        | 2-10 |

#### Contents

| PXI CLK10 Rear Connectors                           | 2-1  |
|-----------------------------------------------------|------|
| PXI Express System Configuration with MAX           | 2-1  |
| PXI-1 System Configuration                          |      |
| Trigger Configuration in MAX                        | 2-12 |
| PXI Trigger Bus Routing                             | 2-13 |
| Using System Configuration and Initialization Files | 2-13 |
| Chapter 3                                           |      |
| Maintenance                                         |      |
| Service Interval                                    | 3-1  |
| Preparation                                         | 3-1  |
| Cleaning                                            | 3-1  |
| Interior Cleaning                                   | 3-1  |
| Exterior Cleaning                                   | 3-2  |
| Resetting the AC Mains Circuit Breaker              |      |
| Replacing the Modular Power Supply                  | 3-3  |
| Removal                                             | 3-3  |
| Installation                                        | 3-3  |
| Configuration                                       | 3-3  |
| Connecting Safety Ground                            | 3-3  |
| Connecting to Power Source                          | 3-3  |
|                                                     |      |

Appendix A **Specifications** 

Appendix B Pinouts

Appendix C NI Services

Glossary

Index

# **About This Manual**

The NI PXIe-1065 User Manual describes the features of the NI PXIe-1065 chassis and contains information about configuring the chassis, installing the modules, and operating the chassis.

#### **Related Documentation**

The following documents contain information that you might find helpful as you read this manual:

- IEEE 1101.1-1991, IEEE Standard for Mechanical Core Specifications for Microcomputers Using IEC 603-2 Connectors
- IEEE 1101.10, IEEE Standard for Additional Mechanical Specifications for Microcomputers Using IEEE 1101.1 Equipment Practice
- PICMG EXP.0 R1.0 CompactPCI Express Specification, PCI Industrial Computers Manufacturers Group
- PCI Express Base Specification, Revision 1.1, PCI Special Interest Group
- PXI-5 PXI Express Hardware Specification, Revision 2.0, PXI Systems Alliance

# **Getting Started**

This chapter describes the key features of the NI PXIe-1065 chassis and lists the kit contents and optional equipment you can order from National Instruments.

### Unpacking

Carefully inspect the shipping container and the chassis for damage. Check for visible damage to the metal work. Check to make sure all handles, hardware, and switches are undamaged. Inspect the inner chassis for any possible damage, debris, or detached components. If damage appears to have been caused during shipment, file a claim with the carrier. Retain the packing material for possible inspection and/or reshipment.

#### What You Need to Get Started

| ıne | NI PAIe-1065 chassis kit contains the following items:  |
|-----|---------------------------------------------------------|
|     | NI PXIe-1065 chassis                                    |
|     | Filler panels                                           |
|     | AC power cable—refer to Table 1-1 for AC power cables   |
|     | NI PXIe-1065 User Manual                                |
|     | Software media with PXI Platform Services 2.0 or higher |
|     | Read Me First: Safety and Electromagnetic Compatibility |
|     | Chassis number labels                                   |

Table 1-1. AC Power Cables

| Power Cable          | Reference Standards           |
|----------------------|-------------------------------|
| Standard 120 V (USA) | ANSI C73.11/NEMA 5-15-P/IEC83 |
| Switzerland 220 V    | SEV                           |
| Australia 240 V      | AS C112                       |
| Universal Euro 230 V | CEE (7), II, IV, VII IEC83    |
| North America 120 V  | ANSI C73.20/NEMA 5-15-P/IEC83 |
| United Kingdom 230 V | BS 1363/IEC83                 |

If you are missing any of the items listed in Table 1-1, or if you have the incorrect AC power cable, contact National Instruments.

### **Kev Features**

The NI PXIe-1065 chassis combines a high-performance 18-slot PXI Express backplane with a high-output power supply and a structural design that has been optimized for maximum usability in a wide range of applications. The chassis' modular design ensures a high level of maintainability, resulting in a very low mean time to repair (MTTR). The NI PXIe-1065 chassis fully complies with the PXI-5 PXI Express Hardware Specification, offering advanced timing and synchronization features.

The key features of the NI PXIe-1065 chassis include the following:

#### **High Performance for Instrumentation Requirements**

- Up to 1 GB/s (single direction) per PXI Express slot dedicated bandwidth (x4 PCIe)
- 30 W per slot cooling meets increased PXIe cooling requirements
- Low-jitter internal 10 MHz reference clock for PXI slots with  $\pm$  25 ppm stability
- Low-jitter internal 100 MHz reference clock for PXIe slots with  $\pm$  25 ppm stability
- Quiet operation for 0 to 30 °C at 43.6 dBA
- Variable speed fan controller optimizes cooling and acoustic emissions
- Remote power-inhibit control
- Complies with PXI and CompactPCI Specifications

#### **High Reliability**

- 0 to 55 °C extended temperature range
- Power supply, temperature, and fan monitoring
- HALT tested for increased reliability •
- Field replaceable power supply shuttle

#### **Multi-Chassis Support**

- PXIe System Timing Slot for tight synchronization across chassis
- Rear CLK10 I/O connectors
- Switchless CLK10 routing

#### **Optional Features**

- Front and rear rack-mount kits
- Replacement power supply shuttle
- EMC filler panels
- Slot blockers for improved cooling performance
- Factory installation services

### Chassis Description

Figures 1-1 and 1-2 show the key features of the NI PXIe-1065 chassis front and back panels. Figure 1-1 shows the front view of the NI PXIe-1065. Figure 1-2 shows the rear view of the NI PXIe-1065.

Figure 1-1. Front View of the NI PXIe-1065 Chassis



- Chassis Carry Handle
- 2 **Backplane Connectors**
- 3 PXI Filler Panels
- 4 Chassis Model Name
- Removable Feet
- PXI Peripheral Slots (9x)
- PXI Express System Timing Slot
- PXI Express Hybrid Peripheral Slots (4x)
- PXI Express Peripheral Slots (3x)
- 10 PXI Express System Controller Slot
- 11 Power Inhibit Switch
- 12 Power Inhibit Switch LED
- 13 System Controller Expansion Slots



Figure 1-2. Rear View of the NI PXIe-1065 Chassis

- Universal AC Input
- Push-Reset Circuit Breaker
- Chassis Ground Screw
- Fan Guard Retainer Screws
- Power Supply Shuttle ID Label
- 10 MHz REF OUT BNC
- 10 MHz RFF IN BNC

- Remote Inhibit and Voltage Monitoring Connector
- Inhibit Mode Selector Switch
- 10 Fan Speed Selector Switch
- Power Supply Shuttle Mounting Screws (10x)
- 12 Power Supply Shuttle Handle (2x)
- 13 Power Supply Shuttle
- 14 Fan Guard

### Optional Equipment

Contact National Instruments to order the following options for the NI PXIe-1065 chassis.

#### **EMC Filler Panels**

Optional EMC filler panel kits are available from National Instruments.

#### Rack Mount Kit

There are two optional kits for mounting the PXIe-1065 chassis into a rack. The first option is a pair of mounting brackets for use on the front of the chassis. The second option is a rear rack mount kit. The rear rack mount kit differs from the front kit to allow for easier installation into the rack. For more information, refer to Figure A-3, NI Chassis Rack Mount Kit Components.

#### Slot Blockers

Optional slot blocker kits are available from National Instruments for improved thermal performance when all slots are not used.

### NI PXIe-1065 Chassis Backplane Overview

This section provides an overview of the backplane features for the NI PXIe-1065 chassis.

#### Interoperability with CompactPCI

The design of the NI PXIe-1065 provides you the flexibility to use the following devices in a single PXI Express chassis:

- PXI Express compatible products
- CompactPCI Express compatible 4-Link system controller products
- CompactPCI Express compatible Type-2 peripheral products
- PXI peripheral products
- Standard CompactPCI peripheral products

#### System Controller Slot

The system controller slot is Slot 1 of the chassis and is a 4-Link configuration system slot as defined by the CompactPCI Express and PXI Express specifications. It has three system controller expansion slots for system controller modules that are wider than one slot. These slots allow the system controller to expand to the left to prevent the system controller from using peripheral slots.

The backplane routes a x4 PCI Express link from the system controller slot to slots 7 and 8, and a x1 PCI Express link to a PCI Express to PCI Translation Bridge on the backplane. The PCI Express to PCI Translation Bridge on the backplane provides a 32-bit/33MHz PCI bus to slots 2 to 7

The second PCI Translation Bridge provides PCI bus to slots 11, 12, 13, 15, 16, 17, and 18 (not to slot 14).

A x4 link goes to the PXI Express switch and the PCI Express connectivity of slots 9 to 14 is connected through the switch.

The system controller slot also has connectivity to some PXI features such as: PXI CLK10, PXI Star, PXI Trigger Bus and PXI Local Bus 6.

By default, the system controller will control the power supply with the PS ON# signals. A logic low on this line will turn the power supply on.



**Note** The Inhibit Mode switch on the rear of the chassis must be in the **Default** position for the system controller to have control of the power supply. Refer to the Inhibit Mode Switch section of Chapter 2, Installation and Configuration, for details about the Inhibit Mode switch

#### **Hybrid Peripheral Slots**

The chassis provides four hybrid peripheral slots as defined by the PXI-5 PXI Express Hardware Specification: slot 7 and slots 11 to 13. A hybrid peripheral slot can accept the following peripheral modules:

- A PXI Express Peripheral with x4 or x1 PCI Express link to the system slot or through a switch to the system slot.
- A CompactPCI Express Type-2 Peripheral with x4 or x1 PCI Express link to the system slot or through a switch to the system slot.
- A hybrid-compatible PXI Peripheral module that has been modified by replacing the J2 connector with an XJ4 connector installed in the upper eight rows of J2. Refer to the PXI Express Specification for details. The PXI Peripheral communicates through the backplane's 32-bit PCI bus.
- A CompactPCI 32-bit peripheral on the backplane's 32-bit PCI bus.

The hybrid peripheral slots provide full PXI Express functionality and 32-bit PXI functionality except for PXI Local Bus. The hybrid peripheral slot only connects to PXI Local Bus 6 left and right.

#### **PXI Peripheral Slots**

There are nine PXI peripheral slots which will accept PXI or CompactPCI peripherals: slots 2 to 6 and slots 15 to 18. These slots are on the backplane's 32-bit PCI busses. These slots offer full PXI functionality, but have no PXI Express features. The 64-bit PCI signals on the P2 connectors are not connected.

#### **PXI Express Peripheral Slots**

There are three PXI Express peripheral slots: slots 8 to 10. Slot 8 is directly connected to the system slot with a x4 PCI Express link. Slots 9 and 10 are connected to the system slot through a PCI Express switch. PXI Express peripheral slots can accept the following modules:

- A PXI Express Peripheral with x4 or x1 PCI Express link to the system slot or through a switch to the system slot.
- A CompactPCI Express Type-2 Peripheral with x4 or x1 PCI Express link to the system slot or through a switch to the system slot.

#### System Timing Slot

The System Timing Slot is slot 14. The system timing slot will accept the following peripheral modules:

- A PXI Express System Timing Module with x4 or x1 PCI Express link to the system slot through a PCIe switch.
- A PXI Express Peripheral with x4 or x1 PCI Express link to the system slot through a PCIe switch
- A CompactPCI Express Type-2 Peripheral with x4 or x1 PCI Express link to the system slot through a PCIe switch.

#### Chapter 1 Getting Started

The system timing slot has 3 dedicated differential pairs (PXIe DSTAR) connected from the TP1 and TP2 connectors to the XP3 connector for each PXI Express peripheral or hybrid peripheral slot, as well as routed back to the XP3 connector of the system timing slot as shown in Figure 1-3. The PXIe DSTAR pairs can be used for high-speed triggering, synchronization and clocking. Refer to the PXI Express Specification for details.

The system timing slot also has a single-ended (PXI Star) trigger connected to every slot. Refer to Figure 1-3 for details.

The system timing slot has a pin (PXI CLK10 IN) through which a system timing module may source a 10MHz clock to which the backplane will phase-lock. Refer to the System Reference *Clock* section for details.

The system timing slot has a pin (PXIe SYNC CTRL) through which a system timing module can control the PXIe SYNC100 timing. Refer to the PXI Express Specification and the *PXIe SYNC CTRL* section of this chapter for details.

PXI STAR 16 PXI STAR 14 PXI STAR 15 PXI STAR 12 PXI STAR 13 PXI DSTAR 10 PXI STAR 11 PXI STAR 8 PXI STAR 4 PXI STAR 2 PXI STAR 9 PXI STAR 0 PXI STAR 7 PXI STAR 1 PXI STAR 6 PXI STAR 3 PXI STAR 5 DSTAR 11 ω DSTAR 1 DSTAR XP4 XP4 XP4 XP4 XP4 XP4 XP4 PXIe Φ PXI XP3 XP3 XP3 XP3 XP3 P2 P2 P2 P2 8 9 10 XP1 XP2 Ы P 딢 핍 딘 F F P 딥 딥 ᇤ <u>i</u> 6 (4) (5) 14 (16)(3) 12 13 (15) PXIe DSTAR 1 PXIe DSTAR 2 PXIe DSTAR 3 PXIe DSTAR 4 PXIe DSTAR 5 PXIe DSTAR 6

Figure 1-3. PXIe\_DSTAR and PXI Star Connectivity Diagram

#### **PXI Local Bus**

The PXI backplane local bus is a daisy-chained bus that connects each peripheral slot with adjacent peripheral slots to the left and right, as shown in Figure 1-4.

The backplane routes the full 13-line PXI Local Bus between adjacent PXI slots (slots 2 to 6 and 15 to 18) and PXI Local Bus 6 between all other slots. Refer to Figure 1-4 for details. The left local bus 6 from slot 1 is not routed anywhere and the right local bus signals from slot 18 are not routed anywhere.

Local bus signals may range from high-speed TTL signals to analog signals as high as 42 V.

Initialization software uses the configuration information specific to each adjacent peripheral module to evaluate local bus compatibility.



Figure 1-4. PXI Trigger Bus and Local Bus Connectivity Diagram

#### **PXI** Trigger Bus

All slots on the same PXI bus segment share eight PXI trigger lines. You can use these trigger lines in a variety of ways. For example, you can use triggers to synchronize the operation of several different PXI peripheral modules. In other applications, one module located in the system timing slot can control carefully timed sequences of operations performed on other modules in the system. Modules can pass triggers to one another, allowing precisely timed responses to asynchronous external events the system is monitoring or controlling.

The PXI trigger lines from adjacent PXI trigger bus segments can be routed in either direction across the PXI trigger bridges through buffers. This allows you to send trigger signals to, and receive trigger signals from, every slot in the chassis. Static trigger routing (user-specified line and directional assignments) can be configured through Measurement & Automation Explorer (MAX). Dynamic routing of triggers (automatic line assignments) is supported through certain National Instruments drivers like NI-DAOmx.



**Note** Although any trigger line may be routed in either direction, it cannot be routed in more than one direction at a time.

#### System Reference Clock

The PXIe-1065 chassis supplies the PXI 10 MHz system clock signal (PXI\_CLK10) independently driven to each peripheral slot and PXIe\_CLK100 and PXIe\_SYNC100 to the PXI Express slots, hybrid slots, and system timing slot.

An independent buffer (having a source impedance matched to the backplane and a skew of less than 1 ns between slots) drives PXI\_CLK10 to each peripheral slot. Refer to Figure 1-5 for the routing configuration of PXI\_CLK10. You can use this common reference clock signal to synchronize multiple modules in a measurement or control system.

An independent buffer drives PXIe\_CLK100 to the PXI Express peripheral slots, hybrid peripheral slots, and system timing slot. Refer to Figure 1-5 for the routing configuration of PXIe\_CLK100. These clocks are matched in skew to less than 100 ps. The differential pair must be terminated on the peripheral with LVPECL termination for the buffer to drive PXIe\_CLK100 so that when there is no peripheral or a peripheral that does not connect to PXIe\_CLK100, there is no clock being driven on the pair to that slot.

An independent buffer drives PXIe\_SYNC100 to the PXI Express peripheral slots, hybrid peripheral slots, and system timing slot. Refer to Figure 1-5 for the routing configuration of PXIe\_SYNC100. The differential pair must be terminated on the peripheral with LVPECL termination for the buffer to drive PXIe\_SYNC100 so that when there is no peripheral or a peripheral that does not connect to PXIe\_SYNC100, there is no SYNC100 signal being driven on the pair to that slot.



Figure 1-5. Distribution of PXI\_CLK10, PXIe\_CLK100, and PXIe\_SYNC100

PXI CLK10, PXIe CLK100 and PXIe SYNC100 have the default timing relationship described in Figure 1-6.



Figure 1-6. System Reference Clock Default Behavior

To synchronize the system to an external clock, you can drive PXI CLK10 from an external source through the PXI CLK10 IN pin on the System Timing Slot. Refer to Table B-8, XP4 Connector Pinout for the System Timing Slot, for the pinout. When a 10MHz clock is detected on this pin, the backplane automatically phase-locks the PXI CLK10, PXIe CLK100, and PXIe SYNC100 signals to this external clock and distributes these signals to the slots (refer to Figure 1-5 for the distribution of PXI CLK10, PXIe CLK100 and PXIe SYNC100). Refer to Appendix A, Specifications, for the specification information for an external clock provided on the PXI CLK10 IN pin of the system timing slot.

#### Chapter 1 Getting Started

You also can drive a 10MHz clock on the 10 MHz REF IN connector on the rear of the chassis. When a 10MHz clock is detected on this connector, the backplane automatically phase-locks the PXI\_CLK10, PXIe\_CLK100, and PXIe\_SYNC100 signals to this external clock and distributes these signals to the slots (refer to Figure 1-5 for the distribution of PXI\_CLK10, PXIe\_CLK100 and PXIe\_SYNC100). Refer to Appendix A, *Specifications*, for the specification information for an external clock provided on the 10 MHz REF IN connector on the rear panel of the chassis.

If the 10 MHz clock is present on both the PXI\_CLK10\_IN pin of the System Timing Slot and the 10 MHz REF IN connector on the rear of the chassis, the signal on the System Timing Slot is selected. Refer to Table 1-2 which explains how the 10 MHz clocks are selected by the backplane.

| System Timing Slot<br>PXI_CLK10_IN | Rear Chassis Panel<br>10 MHz REF IN | Backplane PXI_CLK10, PXIe_CLK100 and PXIe_SYNC100                                                  |
|------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------|
| No clock present                   | No clock present                    | Backplane generates its own clocks                                                                 |
| No clock present                   | 10 MHz clock present                | PXI_CLK10, PXIe_CLK100 and<br>PXIe_SYNC100 all phase-locked to<br>Rear Chassis Panel—10 MHz REF IN |
| 10 MHz clock present               | No clock present                    | PXI_CLK10, PXIe_CLK100 and<br>PXIe_SYNC100 all phase-locked to<br>System Timing Slot—PXI_CLK10_IN  |
| 10 MHz clock present               | 10 MHz clock present                | PXI_CLK10, PXIe_CLK100 and PXIe_SYNC100 all phase-locked to System Timing                          |

Table 1-2. Backplane External Clock Input Truth Table

A copy of the backplane's PXI\_CLK10 is exported to the 10 MHz REF OUT connector on the rear of the chassis. This clock is driven by an independent buffer. Refer to Appendix A, *Specifications*, for the specification information for the 10 MHz REF OUT signal on the rear panel of the chassis.

Slot—PXI CLK10 IN

#### PXIe SYNC CTRL

PXIe SYNC100 is by default a 10 ns pulse synchronous to PXI CLK10. The frequency of PXIe SYNC100 is 10/n MHz, where n is a positive integer. The default for n is 1, giving PXIe SYNC100 a 100 ns period. However, the backplane allows n to be programmed to other integers. For instance, setting n = 3 gives a PXIe SYNC100 with a 300ns period while still maintaining its phase relationship to PXI CLK10. The value for n may be set to any positive integer from 1 to 255.

The system timing slot has a control pin for PXIe SYNC100 called PXIe SYNC CTRL for use when n > 1. Refer to Table B-7, XP3 Connector Pinout for the System Timing Slot, for system timing slot pinout. Refer to Appendix A, Specifications, for the PXIe SYNC CTRL input specifications.

By default, a high-level detected by the backplane on the PXIe SYNC CTRL pin causes a synchronous restart for the PXIe SYNC100 signal. On the next PXI CLK10 edge the PXIe SYNC100 signal will restart. This will allow several chassis to have their PXIe SYNC100 in phase with each other. Refer to Figure 1-7 for timing details with this method.

Figure 1-7. PXIe\_SYNC100 at 3.33 MHz Using PXIe\_SYNC\_CTRL as Restart



# Installation and Configuration

This chapter describes how to prepare and operate the NI PXIe-1065 chassis.

Before connecting the chassis to a power source, read this chapter and the *Read Me First: Safety* and *Electromagnetic Compatibility* document included with your kit.

### Safety Information



**Caution** Before undertaking any troubleshooting, maintenance, or exploratory procedure, carefully read the following caution notices.

This equipment contains voltage hazardous to human life and safety, and is capable of inflicting personal injury.

- Chassis Grounding—The chassis requires a connection from the premise wire safety
  ground to the chassis ground. The earth safety ground must be connected during use of this
  equipment to minimize shock hazards. Refer to the *Connecting Safety Ground* section for
  instructions on connecting safety ground.
- Live Circuits—Operating personnel and service personnel must not remove protective
  covers when operating or servicing the chassis. Adjustments and service to internal
  components must be undertaken by qualified service technicians. During service of this
  product, the mains connector to the premise wiring must be disconnected. Dangerous
  voltages may be present under certain conditions; use extreme caution.
- Explosive Atmosphere—Do not operate the chassis in conditions where flammable gases
  are present. Under such conditions, this equipment is unsafe and may ignite the gases or gas
  fumes.
- Part Replacement—Only service this equipment with parts that are exact replacements, both electrically and mechanically. Contact National Instruments for replacement part information. Installation of parts with those that are not direct replacements may cause harm to personnel operating the chassis. Furthermore, damage or fire may occur if replacement parts are unsuitable.
- Modification—Do not modify any part of the chassis from its original condition.
  Unsuitable modifications may result in safety hazards.

### **Chassis Cooling Considerations**

The NI PXIe-1065 chassis is designed to operate on a bench or in an instrument rack. Regardless of the configuration you must provide the cooling clearances as outlined in the following sections

#### Providing Adequate Clearance

The primary cooling exhaust vent for the NI PXIe-1065 is on the top of the chassis. The primary intake vent is on the rear of the chassis. The secondary intake and exhaust vents are located along the sides of the chassis. Adequate clearance between the chassis and surrounding equipment or blockages must be maintained to ensure proper cooling of the chassis power supply as well as the modules plugged into the chassis. These clearances are outlined in Figure 2-1. The vent locations for the NI PXIe-1065 chassis are shown in Figure 2-2. Failure to provide these clearances may result in thermal-related failures in the chassis or modules.

Dimensions are in inches (millimeters) 1.75 (44.45)

Figure 2-1. NI PXIe-1065 Cooling Clearances





Figure 2-2. NI PXIe-1065 Vents

- 1 Primary Air Exhaust Vent
- 2 Primary Air Intake Vent
- 3 Secondary Air Intake/Exhaust Vents (both sides)

### **Chassis Ambient Temperature Definition**

The chassis fan control system uses intake air temperature as the input for controlling fan speeds when in Auto Fan Speed mode. Because of this, the chassis ambient temperature is defined as the temperature that exists just outside of the fan intake vents on the rear of the chassis. Note that this temperature may be higher than ambient room temperature depending on the surrounding equipment and/or blockages present. It is the user's responsibility to ensure that this ambient temperature does not exceed the rated ambient temperature as stated in Appendix A, *Specifications*. If the temperature exceeds the stated spec the power switch LED will blink green, as discussed in the *Power Inhibit Switch LED Indicator* section of this chapter.

#### Setting Fan Speed

The fan-speed selector switch is on the rear panel of the NI PXIe-1065 chassis. Refer to Figure 1-2, Rear View of the NI PXIe-1065 Chassis, to locate the fan-speed selector switch. Select **High** for maximum cooling performance or **Auto** for improved acoustic performance. When set to **Auto**, the fan speed is determined by chassis intake air temperature.

#### Installing Filler Panels

To maintain proper module cooling performance, install filler panels (provided with the chassis) in unused or empty slots. Secure with the captive mounting screws provided.

#### Installing Slot Blockers

The cooling performance of the chassis can be improved by installing optional slot blockers. Refer to ni.com for more details.

### Rack Mounting

Rack mount applications require the optional rack mount kits available from National Instruments. Refer to the instructions supplied with the rack mount kits to install your NI PXIe-1065 chassis in an instrument rack. Refer to Figure A-3, NI Chassis Rack Mount Kit Components.



**Note** You may want to remove the feet from the NI PXIe-1065 chassis when rack mounting. To do so, remove the screws holding the feet in place.

### Connecting Safety Ground



**Caution** The NI PXIe-1065 chassis are designed with a three-position NEMA 5-15 style plug for the U.S. that connects the ground line to the chassis ground. To minimize shock hazard, make sure the electrical power outlet you use to power the chassis has an appropriate earth safety ground.

If your power outlet does not have an appropriate ground connection, you must connect the premise safety ground to the chassis grounding screw located on the rear panel. Refer to Figure 1-2, Rear View of the NI PXIe-1065 Chassis, to locate the chassis grounding screw. To connect the safety ground, complete the following steps:

- Connect a 16 AWG (1.3 mm) wire to the chassis grounding screw using a grounding lug. The wire must have green insulation with a yellow stripe or must be noninsulated (bare).
- 2. Attach the opposite end of the wire to permanent earth ground using toothed washers or a toothed lug.

### Connecting to Power Source



**Caution** Do *not* install modules prior to performing the following power-on test.

To completely remove power, you *must* disconnect the AC power cable.

Attach input power through the rear AC inlet using the appropriate AC power cable supplied. Refer to Figure 1-2, *Rear View of the NI PXIe-1065 Chassis*, to locate the AC inlet.

The Inhibit Mode switch allows you to power on the chassis or place it in standby mode. Set the Inhibit Mode switch on the back of the chassis to the **Manual** position. Observe that all fans become operational and the power switch LED is a steady green. Switching the Inhibit Mode switch to the **Default** position allows the system controller to control the power supply.

### Installing a PXI Express System Controller

This section contains general installation instructions for installing a PXI Express system controller in a NI PXIe-1065 chassis. Refer to your PXI Express system controller user manual for specific instructions and warnings. To install a system controller, complete the following steps:

- Connect the AC power source to the PXI Express chassis before installing the system controller. The AC power cord grounds the chassis and protects it from electrical damage while you install the system controller.
- 2. Install the system controller into the system controller slot (slot 1, indicated by the red card guides) by first placing the system controller PCB into the front of the card guides (top and bottom). Slide the system controller to the rear of the chassis, making sure that the injector/ejector handle is pushed down as shown in Figure 2-3.

Figure 2-3. Installing a PXIe System Controller



- NI PXI Express System Controller
- NI PXIe-1065 Chassis

- 3 Injector/Ejector Handle
- System Controller Front Panel Mounting Screws (4x)
- 3. When you begin to feel resistance, pull up on the injector/ejector handle to seat the system controller fully into the chassis frame. Secure the system controller front panel to the chassis using the system controller front-panel mounting screws.
- 4. Connect the keyboard, mouse, and monitor to the appropriate connectors. Connect devices to ports as required by your system configuration.
- 5. Power on the chassis. Verify that the system controller boots. If the system controller does not boot, refer to your system controller user manual.

Figure 2-4 shows a PXI Express system controller installed in the system controller slot of a NI PXIe-1065 chassis. You can place CompactPCI, CompactPCI Express, PXI, or PXI Express modules in other slots depending on the slot type.

Figure 2-4. NI PXI Express System Controller Installed in a NI PXIe-1065 Chassis



NI PXIe-1065 Chassis

NI PXIe System Controller

Injector/Ejector Rail

### Installing Peripheral Modules



**Caution** The NI PXIe-1065 chassis has been designed to accept a variety of peripheral module types in different slots. To prevent damage to the chassis, ensure that the peripheral module is being installed into a slot designed to accept it. Refer to Chapter 1, *Getting Started*, for a description of the various slot types.

This section contains general installation instructions for installing a peripheral module in a NI PXIe-1065 chassis. Refer to your peripheral module user manual for specific instructions and warnings. To install a module, complete the following steps:

- Connect the AC power source to the PXI Express chassis before installing the module. The AC power cord grounds the chassis and protects it from electrical damage while you install the module.
- Ensure that the chassis is powered off. 2.

- 3 Install a module into a chassis slot by first placing the module card PCB into the front of the card guides (top and bottom), as shown in Figure 2-5. Slide the module to the rear of the chassis, making sure that the injector/ejector handle is pushed down as shown in Figure 2-3.
- 4. When you begin to feel resistance, push up on the injector/ejector handle to fully seat the module into the chassis frame. Secure the module front panel to the chassis using the module front-panel mounting screws.

Figure 2-5. Installing PXI, PXI Express, or CompactPCI Peripheral Modules



- Peripheral Module Front Panel Mounting Screws (2x)
- NI PXI Express System Controller
- NI PXIe-1065 Chassis

- Injector/Ejector Rail
- Injector/Ejector Handle
- PXI Peripheral Module

#### Power Inhibit Switch LED Indicator

The chassis power inhibit switch has an integrated LED. This LED indicates one of four different conditions:

- If the inhibit switch LED is steady green (not flashing), the chassis is powered on and operating normally.
- If the inhibit switch LED is flashing green, the air-intake temperature has exceeded the chassis operating range.

- If the inhibit switch LED is flashing red, the power supply outputs are not within voltage regulation requirements.
- If the inhibit switch LED is steady red, the system fans or power supply fan has failed. The remaining fans will automatically be driven high.



**Note** If two system fans or both of the power supply fans fail the chassis will shut down automatically, preventing the chassis and modules from damage due to overheating.

### Remote Voltage Monitoring and Control

The NI PXIe-1065 chassis supports remote voltage monitoring and inhibiting through a female 9-pin D-SUB (DB-9) connector located on the rear panel. Table 2-1 shows the pinout of the 9-pin D-SUB (DB-9) connector.

Table 2-1. Remote Inhibit and Voltage Monitoring Connector Pinout

| Ş Ş      |                      |  |
|----------|----------------------|--|
| DB-9 Pin | Signal               |  |
| 1        | Logic Ground         |  |
| 2        | +5 VDC               |  |
| 3        | Reserved             |  |
| 4        | +3.3 VDC             |  |
| 5        | Inhibit (Active Low) |  |
| 6        | +12 VDC              |  |
| 7        | Reserved             |  |
| 8        | -12 VDC              |  |
| 9        | Logic Ground         |  |
|          |                      |  |





**Caution** When connecting digital voltmeter probes to the rear 9-pin D-SUB (DB-9) connector, be careful not to short the probe leads together. Doing so could damage the power supply.

You can use a digital voltmeter to ensure all voltage levels in the NI PXIe-1065 chassis are within the allowable limits. Referring to Table 2-2, connect one lead of the voltmeter to a supply pin on the remote voltage monitoring connector (9-pin D-SUB) on the rear panel. Refer to Table 2-1 for a pinout diagram of the remote voltage monitoring connector. Connect the reference lead of the voltmeter to one of the ground pins. Compare each voltage reading to the values listed in Table 2-2.



**Note** Use the rear-panel 9-pin D-SUB connector to check voltages only. Do not use the connector to supply power to external devices.

Table 2-2. Power Supply Voltages at Voltage Monitoring Connector (DB-9)

| Pin  | Supply       | Acceptable Voltage Range |
|------|--------------|--------------------------|
| 2    | +5 V         | 4.75 to 5.25 V           |
| 4    | +3.3 V       | 3.135 to 3.465 V         |
| 6    | +12 V        | 11.4 to 12.6 V           |
| 8    | -12 V        | -12.6 to -11.4 V         |
| 1, 9 | Logic Ground | 0 V                      |

If the voltages fall within the specified ranges, the chassis complies with the CompactPCI voltage-limit specifications.

#### Inhibit Mode Switch

On the rear panel of the chassis there is an Inhibit Mode switch. Refer to Figure 1-2, Rear View of the NI PXIe-1065 Chassis, for the location. The Inhibit Mode switch is recessed to prevent it from accidentally being switched.

The Inhibit Mode switch should be in the **Default** position when normal power inhibit switch functionality is desired. If the user needs to power on a chassis without a system controller installed the switch should be in the **Manual** position.

When the Inhibit Mode switch is set to the **Manual** position, the power supplies are enabled, and you can use the Inhibit signal (active low) on pin 5 of the Remote Inhibit and Voltage Monitoring connector to power off the chassis. To remotely power off the chassis, connect the Inhibit pin (pin 5) to a Logic Ground pin (pin 1 or 9). As long as this connection exists, the chassis will remain off (standby); when you remove this connection, the chassis turns on.



**Note** For the Remote Inhibit signal to control the On/Off (standby) state of the chassis, the Inhibit Mode switch must be in the Manual position.

### PXI CLK10 Rear Connectors

There are two BNC connectors on the rear of the NI PXIe-1065 chassis for PXI CLK10. The connectors are labeled IN and OUT. You can use them for supplying the backplane with PXI CLK10 or routing the backplane's PXI CLK10 to another chassis. Refer to the System Reference Clock section of Chapter 1, Getting Started, for details about these signals.

### PXI Express System Configuration with MAX

The PXI Platform Services software included with your chassis automatically identifies your PXI Express system components to generate a pxiesys.ini file. You can configure your entire PXI system and identify PXI-1 chassis through Measurement & Automation Explorer (MAX), included with your system controller. MAX creates the pxiesys.ini and pxisys.ini file, which define your PXI system parameters. MAX also provides an interface to route and reserve triggers so dynamic routing, through drivers such as DAOmx, avoids double-driving and potentially damaging trigger lines. For more information about routing and reserving PXI triggers, refer to KnowledgeBase 3TJDOND8 at ni.com/support.

The configuration steps for single or multiple-chassis systems are the same.



Figure 2-6. Multichassis Configuration in MAX

#### **PXI-1 System Configuration**

- Launch MAX.
- 2. In the Configuration tree, click the Devices and Interfaces branch to expand it.
- If the PXI system controller has not yet been configured, it is labeled PXI System (Unidentified). Right-click this entry to display the pop-up menu, then select the appropriate system controller model from the Identify As submenu.
- 4. Click the PXI system controller. The chassis (or multiple chassis, in a multichassis configuration) is listed below it. Identify each chassis by right-clicking its entry, then selecting the appropriate chassis model through the **Identify As** submenu. Further expanding the **PXI System** branch shows all devices in the system that can be recognized by NI-VISA. When your system controller and all your chassis are identified, the required pxisys.ini file is complete.

The PXI specification allows for many combinations of PXI chassis and system modules. To assist system integrators, the manufacturers of PXI chassis and system modules must document the capabilities of their products. PXI Express devices must provide a driver and .ini file for identification. These files are provided as part of the PXI Platform Services software included with your system controller. The minimum documentation requirements for PXI-1 are contained in .ini files, which consist of ASCII text. System integrators, configuration utilities, and device drivers can use these .ini files.

The capability documentation for a PXI-1 chassis is contained in a chassis.ini file provided by the chassis manufacturer. The information in this file is combined with information about the system controller to create a single PXI-1 system initialization file called pxisys.ini (PXI System Initialization). The NI system controller uses MAX to generate the pxisys.ini file from the chassis.ini file.

Device drivers and other utility software read the pxiesys.ini and pxisys.ini file to obtain system information. For detailed information about initialization files, refer to the PXI specification at www.pxisa.org.

#### Trigger Configuration in MAX

Each chassis has one or more trigger buses, each with eight lines numbered 0 through 7 that can be reserved and routed statically or dynamically. Static reservation *pre-allocates* a trigger line to prevent its configuration by a user program. Dynamic reservation/routing/deallocation is *on the fly* within a user program based upon National Instruments APIs such as NI-DAQmx. Static reservation of trigger lines can be implemented by the user in MAX through the **Triggers** tab. Reserved trigger lines will not be used by PXI modules dynamically configured by programs such as NI-DAQmx. This prevents the instruments from double-driving the trigger lines, possibly damaging devices in the chassis. In the default configuration, trigger lines on each bus are independent. For example, if trigger line 3 is asserted on trigger bus 0, by default it will not be automatically asserted on any other trigger bus.

Complete the following steps to reserve these trigger lines in MAX.

- 1. In the Configuration tree, click on the PXI chassis branch you want to configure.
- 2. Then, in the right-hand pane, toward the bottom, click on the **Triggers** tab.
- 3 Select which trigger lines you would like to statically reserve.
- 4. Click the Apply button.

#### **PXI** Trigger Bus Routing

Some National Instruments chassis, such as the PXI-1065 and the PXI-1044/1045, have the capability to route triggers from one bus to others within the same chassis using the **Trigger** Routing tab in MAX, as shown in Figure 2-6.



**Note** Selecting any non-disabled routing automatically reserves the line in all trigger buses being routed to. If you are using NI-DAQmx, it will reserve and route trigger lines for you, so you won't have to route trigger lines manually.

Complete the following steps to configure trigger routings in MAX.

- In the **Configuration** tree, select the chassis in which you want to route trigger lines.
- 2. In the right-hand pane, select the **Trigger Routing** tab near the bottom.
- 3. For each trigger line, select Route Right, Route Outward From Middle, or Route Left to route triggers on that line in the described direction, or select Disabled for the default behavior with no manual routing.
- Click the Apply button.

### Using System Configuration and Initialization **Files**

The PXI Express specification allows many combinations of PXI Express chassis and system modules. To assist system integrators, the manufacturers of PXI Express chassis and system modules must document the capabilities of their products. The minimum documentation requirements are contained in .ini files, which consist of ASCII text. System integrators, configuration utilities, and device drivers can use these .ini files.

The capability documentation for the NI PXIe-1065 chassis is contained in the chassis.ini file on the software media that comes with the chassis. The information in this file is combined with information about the system controller to create a single system initialization file called pxisys.ini (PXI System Initialization). The system controller manufacturer either provides a pxisys.ini file for the particular chassis model that contains the system controller or provides a utility that can read an arbitrary chassis.ini file and generate the corresponding pxisys.ini file. System controllers from NI provide the pxisys.ini file for the NI PXIe-1065 chassis, so you should not need to use the chassis.ini file. Refer to the documentation provided with the system controller or to ni.com/support for more information on pxisys.ini and chassis.ini files.

#### Chapter 2 Installation and Configuration

Device drivers and other utility software read the pxisys.ini file to obtain system information. The device drivers should have no need to directly read the chassis.ini file. For detailed information regarding initialization files, refer to the PXI Express specification at www.pxisa.org.

# Maintenance

This chapter describes basic maintenance procedures you can perform on the NI PXIe-1065 chassis



**Caution** Disconnect the power cable prior to servicing a NI PXIe-1065 chassis.

#### Service Interval

Clean dust from the chassis exterior (and interior) as needed, based on the operating environment. Periodic cleaning increases reliability.

### Preparation

The information in this section is designed for use by qualified service personnel. Read the *Read* Me First: Safety and Electromagnetic Compatibility document included with your kit before attempting any procedures in this chapter.



**Caution** Many components within the chassis are susceptible to static discharge damage. Service the chassis only in a static-free environment. Observe standard handling precautions for static-sensitive devices while servicing the chassis. Always wear a grounded wrist strap or equivalent while servicing the chassis.

### Cleaning

Cleaning procedures consist of exterior and interior cleaning of the chassis. Refer to your module user documentation for information on cleaning the individual CompactPCI or PXI Express modules.



**Caution** Always disconnect the AC power cable before cleaning or servicing the chassis.

#### Interior Cleaning

Use a dry, low-velocity stream of air to clean the interior of the chassis. Use a soft-bristle brush for cleaning around components.

#### Exterior Cleaning

Clean the exterior surfaces of the chassis with a dry lint-free cloth or a soft-bristle brush. If any dirt remains, wipe with a cloth moistened in a mild soap solution. Remove any soap residue by wiping with a cloth moistened with clear water. Do not use abrasive compounds on any part of the chassis.



**Caution** Avoid getting moisture inside the chassis during exterior cleaning. especially through the top vents. Use just enough moisture to dampen the cloth.

Do not wash the front- or rear-panel connectors or switches. Cover these components while cleaning the chassis.

Do not use harsh chemical cleaning agents; they may damage the chassis. Avoid chemicals that contain benzene, toluene, xylene, acetone, or similar solvents.

### Resetting the AC Mains Circuit Breaker

If the NI PXIe-1065 chassis is connected to an AC source and encounters an over-current condition, the circuit breaker on the rear panel will trip to prevent damage to the chassis. Complete the following steps to reset the circuit breaker.

- 1. Turn off the chassis.
- 2. Disconnect the AC power cable.
- 3. Depress the circuit breaker to reset it.
- 4. Reconnect the AC power cable.
- 5. Turn on the chassis.

If the circuit breaker trips again, complete the following steps:

- Turn off the chassis. 1.
- 2. Disconnect the AC power cable.
- 3 Remove all modules from the chassis.
- 4. Complete the procedure described in the *Connecting to Power Source* section of Chapter 2, *Installation and Configuration.* If the power switch LED is not a steady green, contact National Instruments.
- Verify that the NI PXIe-1065 chassis can meet the power requirements of your CompactPCI or PXI Express modules. Overloading the chassis can cause the breaker to trip. Refer to Appendix A, Specifications.
- 6. The over-current condition that caused the circuit breaker to trip may be due to a faulty CompactPCI or PXI Express module. Refer to the documentation supplied with the modules for troubleshooting information.

### Replacing the Modular Power Supply

This section describes how to remove, configure, and install the AC power supply shuttle in the NI PXIe-1065 chassis.



**Caution** Disconnect the power cable prior to replacing the power supply.

Do not attempt to use a power supply shuttle from another chassis such as the NI PXI-1044/1045. Doing so may damage your chassis and the power supply shuttle.

Before connecting the power supply shuttle to a power source, read this section and the Read Me First: Safety and Electromagnetic Compatibility document included with the kit.

### Removal

The NI PXIe-1065 AC power supply is a replacement part for the NI PXIe-1065 AC chassis. Before attempting to replace the power supply shuttle, verify that there is adequate clearance behind the chassis. Disconnect the power cable from the power supply shuttle on the back of the chassis. Identify the ten mounting screws for the NI PXIe-1065 that attach the power supply shuttle to the chassis. Refer to Figure 1-2, Rear View of the NI PXIe-1065 Chassis, for the screw locations. Using a Phillips screwdriver, remove the screws. Pull on the two rear handles of the power supply shuttle to remove it from the back of the chassis.

### Installation

Ensure that there is no visible damage to the new power supply shuttle. Verify that the housing and connector on the new power supply shuttle have no foreign material inside. Remove the protective cap on the PXI CLK10 connector. Install the new power supply shuttle into the opening on the rear of the chassis. Replace and tighten the ten screws with a Phillips screwdriver

### Configuration

The fan-speed selector switch is on the rear panel of the power supply shuttle. Refer to Figure 1-2, Rear View of the NI PXIe-1065 Chassis, to locate the fan-speed selector. Select High for maximum cooling performance (recommended) or Auto for quieter operation. Set the Inhibit Mode switch to the **Default** position.

### Connecting Safety Ground

Refer to the Connecting Safety Ground section of Chapter 2, Installation and Configuration.

### Connecting to Power Source

Refer to the Connecting to Power Source section of Chapter 2, Installation and Configuration.



### **Specifications**

This appendix contains specifications for the NI PXIe-1065 chassis.



**Caution** Specifications are subject to change without notice.

### **Electrical**

### **AC Input**

| Input voltage range                    | 100 to 240 VAC                                                                                                                                                                                                                                                                                                  |
|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operating voltage range <sup>1</sup>   | 90 to 264 VAC                                                                                                                                                                                                                                                                                                   |
| Input frequency                        | 50 Hz to 60 Hz                                                                                                                                                                                                                                                                                                  |
| Operating frequency range <sup>1</sup> | 47 to 63 Hz                                                                                                                                                                                                                                                                                                     |
| Input current rating                   | 10 to 5 A                                                                                                                                                                                                                                                                                                       |
| Over-current protection                | 12 A circuit breaker                                                                                                                                                                                                                                                                                            |
| Line regulation                        |                                                                                                                                                                                                                                                                                                                 |
| 3.3 V                                  | <±0.2%                                                                                                                                                                                                                                                                                                          |
| 5 V                                    | <±0.1%                                                                                                                                                                                                                                                                                                          |
| ±12 V                                  | <±0.1%                                                                                                                                                                                                                                                                                                          |
| Efficiency                             | 70% typical                                                                                                                                                                                                                                                                                                     |
| Power disconnect                       | The AC power cable provides main power disconnect. The front-panel power switch causes the internal chassis power supply to provide DC power to the CompactPCI/PXI Express backplane. You also can use the rear-panel D-SUB 9-pin connector and power mode switch to control the internal chassis power supply. |

<sup>&</sup>lt;sup>1</sup> The operating range is guaranteed by design.

### DC Output

### DC current capacity (I<sub>MP</sub>)

| Voltage            | Maximum Current |
|--------------------|-----------------|
| +3.3 V             | 60 A            |
| +5 V               | 50 A            |
| +12 V              | 45 A            |
| -12 V              | 4 A             |
| 5 V <sub>AUX</sub> | 2.0 A           |



Note Maximum combined +3.3 V, +5 V, and +12 V power is 699 W.

Maximum total usable power is 701.5 W.

### Backplane slot current capacity

| Slot                                               | +5 V | V (I/O) | +3.3 V | +12 V | -12 V | 5 V <sub>AUX</sub> |
|----------------------------------------------------|------|---------|--------|-------|-------|--------------------|
| System Controller<br>Slot                          | 15 A | —       | 15 A   | 30 A  | _     | 1 A                |
| System Timing Slot                                 | _    | _       | 6 A    | 4 A   | _     | 1 A                |
| Hybrid Peripheral<br>Slot with PXI-1<br>Peripheral | 6 A  | 5 A     | 6 A    | 1 A   | 1 A   |                    |
| Hybrid Peripheral<br>Slot with PXI-5<br>Peripheral |      |         | 6 A    | 4 A   |       | 1 A                |
| PXI-1 Peripheral<br>Slot                           | 6 A  | 11 A    | 6 A    | 1 A   | 1 A   | _                  |



**Note** Total system slot current should not exceed 45 A.

PCI V(I/O) pins in PXI-1 peripheral slots and hybrid peripheral slots are connected to +5 V.

The maximum power dissipated in the system slot should not exceed 140 W.

The maximum power dissipated in a peripheral slot should not exceed 38.25 W.

### Load regulation

| Voltage | Load Regulation |
|---------|-----------------|
| +3.3 V  | <5%             |
| +12 V   | <5%             |
| +5 V    | <5%             |
| -12 V   | <5%             |

### Maximum ripple and noise (20 MHz bandwidth)

| Voltage | Maximum Ripple and Noise |
|---------|--------------------------|
| +3.3 V  | 50 mV <sub>pp</sub>      |
| +12 V   | 50 mV <sub>pp</sub>      |
| +5 V    | $50 \text{ mV}_{pp}$     |
| -12 V   | $50 \text{ mV}_{pp}$     |

| Over-current protection   | All outputs protected from short circuit and overload with automatic recovery |
|---------------------------|-------------------------------------------------------------------------------|
| Over-voltage protection   |                                                                               |
| 3.3 V and 5 V             | Clamped at 20 to 30% above nominal output voltage                             |
| Power supply shuttle MTTR | Replacement in under 5 minutes                                                |

### **Chassis Cooling**

| Module cooling system        |                                                                                                           |
|------------------------------|-----------------------------------------------------------------------------------------------------------|
| NI PXIe-1065                 | Forced air circulation (positive pressurization) through three 165 cfm fans with High/Auto speed selector |
| Slot airflow direction       | Bottom of module to top of module                                                                         |
| Module cooling intake        | Bottom rear of chassis                                                                                    |
| Module cooling exhaust       | Along both sides and top of chassis                                                                       |
| Power supply cooling system  | Forced air circulation through two integrated fans                                                        |
| Power supply cooling intake  | Right side of chassis                                                                                     |
| Power supply cooling exhaust | Left side of chassis                                                                                      |

### Environmental

| Maximum altitude    | 2,000 m (800 mbar)<br>(at 25 °C ambient) |
|---------------------|------------------------------------------|
| Pollution Degree    | 2                                        |
| For indoor use only |                                          |

### **Operating Environment**

| Ambient temperature range | 0 to 55 °C<br>(Tested in accordance with IEC 60068-2-1 and<br>IEC 60068-2-2. Meets MIL-PRF-28800F<br>Class 3 low temperature limit and<br>MIL-PRF-28800F Class 2 high temperature<br>limit.) |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Relative humidity range   | 10 to 90%, noncondensing (Tested in accordance with IEC 60068-2-56.)                                                                                                                         |

### Storage Environment

| Ambient temperature range | -40 to 71 °C<br>(Tested in accordance with IEC 60068-2-1 and<br>IEC 60068-2-2. Meets MIL-PRF-28800F<br>Class 3 limits.) |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------|
| Relative humidity range   | 5 to 95%, noncondensing (Tested in accordance with IEC 60068-2-56.)                                                     |

### Shock and Vibration

| Operational shock | 30 g peak, half-sine, 11 ms pulse<br>(Tested in accordance with IEC 60068-2-27.<br>Meets MIL-PRF-28800F Class 2 limits.) |
|-------------------|--------------------------------------------------------------------------------------------------------------------------|
| Random Vibration  | 5 to 500 Hz, 0.3 g <sub>rms</sub>                                                                                        |

### **Acoustic Emissions**

### Sound Pressure Level (at Operator Position)

(Tested in accordance with ISO 7779. Meets MIL-PRF-28800F requirements.) Auto fan (up to ~30 °C ambient) 45.0 dBA High fan 63.3 dBA

### Sound Power

| Auto fan (up to ~30 °C ambient) | 55.5 dBA |
|---------------------------------|----------|
| High fan                        | 76.2 dBA |



**Note** Specifications are subject to change without notice.

### Safety

This product is designed to meet the requirements of the following standards of safety for information technology equipment:

- IEC 61010-1, EN 61010-1
- UL 61010-1, CSA 61010-1



**Note** For UL and other safety certifications, refer to the product label or the *Online* Product Certification section.

### Electromagnetic Compatibility

This product meets the requirements of the following EMC standards for electrical equipment for measurement, control, and laboratory use:

- EN 61326 (IEC 61326): Class A emissions; Basic immunity
- EN 55011 (CISPR 11): Group 1, Class A emissions
- AS/NZS CISPR 11: Group 1, Class A emissions
- FCC 47 CFR Part 15B: Class A emissions
- ICES-001: Class A emissions



**Note** For the standards applied to assess the EMC of this product, refer to the Online Product Certification section.



**Note** For EMC compliance, operate this device with shielded cabling.

### CE Compliance ( )

This product meets the essential requirements of applicable European Directives as follows:

- 2006/95/EC; Low-Voltage Directive (safety)
- 2004/108/EC; Electromagnetic Compatibility Directive (EMC)

### Online Product Certification

Refer to the product Declaration of Conformity (DoC) for additional regulatory compliance information. To obtain product certifications and the DoC for this product, visit ni.com/ certification, search by model number or product line, and click the appropriate link in the Certification column.

### **Environmental Management**

NI is committed to designing and manufacturing products in an environmentally responsible manner. NI recognizes that eliminating certain hazardous substances from our products is beneficial to the environment and to NI customers.

For additional environmental information, refer to the *Minimize Our Environmental Impact* web page at ni.com/environment. This page contains the environmental regulations and directives with which NI complies, as well as other environmental information not included in this document

### Waste Electrical and Electronic Equipment (WEEE)



**EU Customers** At the end of the product life cycle, all products *must* be sent to a WEEE recycling center. For more information about WEEE recycling centers, National Instruments WEEE initiatives, and compliance with WEEE Directive 2002/96/EC on Waste and Electronic Equipment, visit ni.com/environment/ weee.

### 电子信息产品污染控制管理办法 (中国 RoHS)



中国客户 National Instruments 符合中国电子信息产品中限制使用某些有害物质指令 (RoHS)。关于 National Instruments 中国 RoHS 合规性信息,请登录 ni.com/ environment/rohs\_china。 (For information about China RoHS compliance, go to ni.com/environment/rohs\_china.)

### Backplane

| 3U-sized; one system slot (with three system expansion slots) and 17 peripheral slots. |
|----------------------------------------------------------------------------------------|
| Compliant with IEEE 1101.10 mechanical                                                 |
| packaging.                                                                             |
| PXI Express Specification compliant.                                                   |
| Accepts both PXI Express and CompactPCI                                                |
| (PICMG 2.0 R 3.0) 3U modules.                                                          |
| UL 94 V-0 Recognized                                                                   |
| Conforms to IEC 917 and IEC 1076-4-101, and are UL 94 V-0 rated                        |
|                                                                                        |

### System Synchronization Clocks (PXI\_CLK10, PXIe\_CLK100, PXIe\_SYNC100)

10 MHz System Reference Clock: PXI CLK10

| Maximum slot-to-slot skew | 1 ns                                                                |
|---------------------------|---------------------------------------------------------------------|
| Accuracy                  | $\pm 25$ ppm max. (guaranteed over the operating temperature range) |
| Maximum jitter            | 5 ps RMS phase-jitter (10 Hz to 1 MHz range)                        |
| Duty-factor               | 45% to 55%                                                          |
| Unloaded signal swing     | 3.3 V ±0.3 V                                                        |



**Note** For other specifications refer to the *PXI-1 Hardware Specification*.

### 100 MHz System Reference Clock: PXIe\_CLK100 and PXIe\_SYNC100

| Maximum slot-to-slot skew                                                                                   | 100 ps                                                                                          |
|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| Accuracy                                                                                                    | $\pm 25$ ppm max. (guaranteed over the operating temperature range)                             |
| Maximum jitter                                                                                              | 3 ps RMS phase-jitter (10 Hz to 12 kHz range)<br>2 ps RMS phase-jitter (12 kHz to 20 MHz range) |
| Duty-factor for PXIe_CLK100                                                                                 | 45% to 55%                                                                                      |
| Absolute single-ended voltage swing (When each line in the differential pair has 50 W termination to 1.30 V |                                                                                                 |
| or Thévenin equivalent)                                                                                     | 400 to 1000 mV                                                                                  |



**Note** For other specifications refer to the *PXI-5 PXI Express Hardware* Specification.

### External 10 MHz Reference Out (BNC on rear panel of chassis)

| Accuracy         | ±25 ppm max. (guaranteed over the operating temperature range)   |
|------------------|------------------------------------------------------------------|
| Maximum jitter   | 5 ps RMS phase-jitter (10 Hz to 1 MHz range)                     |
| Output amplitude | 1 $V_{PP}$ ±20% square-wave into 50 $\Omega$ 2 $V_{PP}$ unloaded |
| Output impedance | 50 Ω ±5 Ω                                                        |

### External Clock Source

| Frequency                      | 10 MHz ±100 PPM                                                                                                      |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Input amplitude                |                                                                                                                      |
| Rear panel BNC                 | 200 mV $_{\mbox{\footnotesize PP}}$ to 5 $\mbox{\footnotesize V}_{\mbox{\footnotesize PP}}$ square-wave or sine-wave |
| System timing slot             |                                                                                                                      |
| PXI_CLK10_IN                   | 5 V or 3.3 V TTL signal                                                                                              |
| Rear panel BNC input impedance | $50~\Omega \pm 5~\Omega$                                                                                             |
| Maximum jitter introduced      |                                                                                                                      |
| by backplane                   | 1 ps RMS phase-jitter (10 Hz to 1 MHz range)                                                                         |

### PXIe\_SYNC\_CTRL

| $ m V_{IH}$ | 2.0 to 5.5 V |
|-------------|--------------|
| $ m V_{IL}$ | 0 to 0.8 V   |

### **PXI Star Trigger**

| Maximum slot-to-slot skew          | 250 ps    |
|------------------------------------|-----------|
| Backplane characteristic impedance | 65 Ω ±10% |



**Note** For PXI slot to PXI Star mapping refer to the *System Timing Slot* section of Chapter 1, Getting Started.

For other specifications refer to the *PXI-1 Hardware Specification*.

### PXI Differential Star Triggers (PXIe-DSTARA, PXIe-DSTARB, PXIe-DSTARC)

| Maximum slot-to-slot skew        | 150 ps                |
|----------------------------------|-----------------------|
| Maximum differential skew        | 25 ps                 |
| Backplane differential impedance | $100~\Omega \pm 10\%$ |



**Note** For PXIe slot to PXI DSTAR mapping refer to the *System Timing Slot* section of Chapter 1, Getting Started.

For other specifications, the NI PXIe-1065 complies with the PXI-5 PXI Express Hardware Specification.

### Mechanical

| Overall dimensions |                      |
|--------------------|----------------------|
| Standard chassis   |                      |
| Height             | 6.97 in. (177.1 mm)  |
| Width              | 18.30 in. (464.8 mm) |
| Depth              | 18.40 in. (467.4 mm) |

### Appendix A Specifications



**Note** 0.57 in. (14.5 mm) is added to height when feet are installed. When tilted with front feet extended on table top, height is increased approximately 2.08 in. (52.8 mm) in front and 0.583 in. (14.8 mm) in rear.

| Weight            | 12.8 kg (28.2 lb)                                                                                                               |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Chassis materials | Sheet Aluminum (5052-H32, 3003-H14, and 6061-T6), Extruded Aluminum (6060-T6), and Cold Rolled Steel, PC-ABS, Santoprene, Nylon |
| Finish            | Conductive Clear Iridite on Aluminum<br>Electroplated Nickel on Cold Rolled Steel<br>Polyurethane Enamel                        |

Figures A-1 and A-2 show the NI PXIe-1065 chassis dimensions. The holes shown are for the installation of the optional rack mount kits. You can install those kits on the front or rear of the chassis, depending on which end of the chassis you want to face toward the front of the instrument cabinet. Notice that the front and rear chassis mounting holes (size M4) are symmetrical.

Figure A-1. NI PXIe-1065 Chassis Dimensions (Front and Side)



Figure A-2. NI PXIe-1065 Chassis Dimensions (Bottom)



Figure A-3 shows the chassis rack mount kit components.

Figure A-3. NI Chassis Rack Mount Kit Components



**Note** The chassis shown in Figure A-3 is representative of the NI PXI-1044/1045 and NI PXIe-1065 product line.



### **Pinouts**

This appendix describes the connector pinouts for the NI PXIe-1065 chassis backplane.

Table B-1 shows the XP1 connector pinout for the System Controller slot.

Table B-2 shows the XP2 Connector Pinout for the System Controller slot.

Table B-3 shows the XP3 Connector Pinout for the System Controller slot.

Table B-4 shows the XP4 Connector Pinout for the System Controller slot.

Table B-5 shows the TP1 Connector Pinout for the System Controller slot.

Table B-6 shows the TP2 Connector Pinout for the System Timing slot.

Table B-7 shows the XP3 Connector Pinout for the System Timing slot.

Table B-8 shows the XP4 Connector Pinout for the System Timing slot.

Table B-9 shows the P1 connector pinout for the peripheral slots.

Table B-10 shows the P2 connector pinout for the peripheral slots.

Table B-11 shows the P1 connector pinout for the Hybrid peripheral slots.

Table B-12 shows the XP3 Connector Pinout for the Hybrid peripheral slots.

Table B-13 shows the XP4 Connector Pinout for the Hybrid peripheral slots.

For more detailed information, refer to the PXI-5 PXI Express Hardware Specification, Revision 2.0. Contact the PXI Systems Alliance for a copy of the specification.

### System Controller Slot Pinouts

Table B-1. XP1 Connector Pinout for the System Controller Slot

| Pins | Signals |
|------|---------|
| A    | GND     |
| В    | 12V     |
| С    | 12V     |
| D    | GND     |
| Е    | 5V      |
| F    | 3.3V    |
| G    | GND     |

Table B-2. XP2 Connector Pinout for the System Controller Slot

| Pin | ۷               | В      | ab   | ၁      | Q      | cd  | ш      | ш      | ef  |
|-----|-----------------|--------|------|--------|--------|-----|--------|--------|-----|
| 1   | 3PETp1          | 3PETn1 | GND  | 3PERp1 | 3PERn1 | GND | 3PETp2 | 3PETn2 | GND |
| 2   | 3PETp3          | 3PETn3 | GND  | 3PERp3 | 3PERn3 | GND | 3PERp2 | 3PERn2 | GND |
| 3   | $4$ PET $_{p0}$ | 4PETn0 | GND  | 4PERp0 | 4PERn0 | GND | 4PETp1 | 4PETn1 | GND |
| 4   | 4PETp2          | 4PETn2 | GND- | 4PERp2 | 4PERn2 | GND | 4PERp1 | 4PERn1 | GND |
| 5   | 4PETp3          | 4PETn3 | GND  | 4PERp3 | 4PERn3 | GND | RSV    | RSV    | GND |
| 9   | RSV             | RSV    | GND  | RSV    | RSV    | GND | RSV    | RSV    | GND |
| 7   | RSV             | RSV    | GND  | RSV    | RSV    | GND | RSV    | RSV    | GND |
| 8   | RSV             | RSV    | GND  | RSV    | RSV    | GND | RSV    | RSV    | GND |
| 6   | RSV             | RSV    | GND  | RSV    | RSV    | GND | RSV    | RSV    | GND |
| 10  | RSV             | RSV    | GND  | RSV    | RSV    | GND | RSV    | RSV    | GND |

Table B-3. XP3 Connector Pinout for the System Controller Slot

| Pin | A      | В          | ab  | ၁             | Q        | po      | ш                 | ш                         | ef  |
|-----|--------|------------|-----|---------------|----------|---------|-------------------|---------------------------|-----|
|     | RSV    | RSV        | GND | RSV           | RSV      | GND RSV |                   | RSV                       | GND |
| 2   | RSV    | RSV        | GND | PWR_OK PS_ON# |          | GND     | LINKCAP           | LINKCAP PWRBTN# GND       | GND |
| 3   | SMBDAT | SMBCLK GND | GND | 4RefClk+      | 4RefClk- | GND     | 2RefClk+ 2RefClk- | 2RefClk-                  | GND |
| 4   | RSV    | PERST#     | GND | 3RefClk+      | 3RefClk- | GND     | 1RefClk+          | GND 1RefClk+ 1RefClk- GND | GND |

Table B-3. XP3 Connector Pinout for the System Controller Slot (Continued)

|   | ef  | Ð      | Ð      | 9 9              |                            |                                      |
|---|-----|--------|--------|------------------|----------------------------|--------------------------------------|
| - |     | GND    | GND    |                  |                            |                                      |
|   | ш   | 1PETn1 | 1PERn1 | 1PERn1<br>2PETn0 | 1PERn1<br>2PETn0<br>2PERn0 | 1PERn1 2PETn0 2PERn0 2PERn3          |
|   | Е   | 1PETp1 | 1PERp1 | 1PERp1<br>2PETp0 | 1PERp1<br>2PETp0<br>2PERp0 | 1PERp1 2PETp0 2PERp0 2PERp0          |
| - |     |        |        |                  |                            |                                      |
| - | cd  | GND    | GND    | GND              | GND GND GND                | GND GND GND GND                      |
|   | ٥   | 1PERn0 | 1PERn2 | 1PERn2<br>1PERn3 | 1PERn2<br>1PERn3<br>2PERn1 | 1PERn2 1PERn3 2PERn1 2PERn2          |
| - |     |        |        |                  |                            |                                      |
|   | ပ   | 1PERp0 | 1PERp2 | 1PERp2<br>1PERp3 | 1PERp2<br>1PERp3<br>2PERp1 | IPERp2<br>IPERp3<br>2PERp1<br>2PERp2 |
|   | ap  | GND    | GND    | GND              | GND<br>GND                 | GND<br>GND<br>GND<br>GND             |
|   | В   | 1PETn0 | 1PETn2 |                  |                            |                                      |
|   |     | 1PE    | 1PE    | 1PE<br>1PE       | 1PE<br>1PE<br>2PE          | 1PE<br>1PE<br>2PE<br>2PE             |
|   | 4   | 1PETp0 | 1PETp2 | 1PETp2<br>1PETp3 | 1PETp2<br>1PETp3<br>2PETp1 | 1PETp2 1PETp3 2PETp1 2PETp2          |
|   | Pin | 5      | 9      | 9                | 6                          | 9 6                                  |

Table B-4. XP4 Connector Pinout for the System Controller Slot

| Pin | Z   | A         | В         | ၁         | D        | В         | ш   |
|-----|-----|-----------|-----------|-----------|----------|-----------|-----|
| 1   | GND | GA4       | GA3       | GA2       | GA1      | GA0       | GND |
| 2   | GND | 5Vaux     | GND       | SYSEN#    | WAKE#    | ALERT#    | GND |
| 3   | GND | RSV       | RSV       | RSV       | RSV      | RSV       | GND |
| 4   | GND | RSV       | RSV       | RSV       | RSV      | RSV       | GND |
| 5   | GND | PXI_TRIG3 | PXI_TRIG4 | PXI_TRIG5 | GND      | PXI_TRIG6 | GND |
| 9   | GND | PXI_TRIG2 | GND       | RSV       | PXI_STAR | PXI_CLK10 | GND |
| 7   | GND | PXI_TRIG1 | PXI_TRIG0 | RSV       | GND      | PXI_TRIG7 | GND |
| 8   | GND | RSV       | GND       | RSV       | RSV      | PXI_LBR6  | GND |

# System Timing Slot Pinouts

Table B-5. TP1 Connector Pinout for the System Timing Slot

|     |               | iable b-3. The Collinector Pillout for the System Filling Stot |     |            | nois fillilli i illen |     |    |    |     |
|-----|---------------|----------------------------------------------------------------|-----|------------|-----------------------|-----|----|----|-----|
| Pin | A             | В                                                              | ab  | ၁          | a                     | рэ  | В  | J  | ef  |
| 1   | PXIe_DSTARA3+ | PXIe_DSTARA3-                                                  | GND | NC         | NC                    | GND | NC | NC | GND |
| 2   | PXIe_DSTARC4+ | PXIe_DSTARC4-                                                  | GND | PXI_STAR12 | PXI_STAR13            | GND | NC | NC | GND |
| 3   | PXIe_DSTARB4+ | PXIe_DSTARB4-                                                  | GND | NC         | NC                    | GND | NC | NC | GND |
| 4   | PXIe_DSTARA4+ | PXIe_DSTARA4-                                                  | GND | NC         | NC                    | GND | NC | NC | GND |
| 5   | PXIe_DSTARC5+ | PXIe_DSTARC5-                                                  | GND | PXI_STAR14 | PXI_STAR15            | GND | NC | NC | GND |
| 9   | PXIe_DSTARB5+ | PXIe_DSTARB5-                                                  | GND | NC         | NC                    | GND | NC | NC | GND |
| 7   | PXIe_DSTARA5+ | PXIe_DSTARA5-                                                  | GND | NC         | NC                    | GND | NC | NC | GND |
| 8   | PXIe_DSTARC6+ | PXIe_DSTARC6-                                                  | GND | PXI_STAR16 | RSV                   | GND | NC | NC | GND |
| 6   | PXIe_DSTARB6+ | PXIe_DSTARB6-                                                  | GND | NC         | NC                    | GND | NC | NC | GND |
| 10  | PXIe_DSTARA6+ | PXIe_DSTARA6-                                                  | GND | NC         | NC                    | GND | NC | NC | GND |

Table B-6. TP2 Connector Pinout for the System Timing Slot

|     |                   |                   | ;<br>1 |                   | , ()              |     | 5                  |                    |     |
|-----|-------------------|-------------------|--------|-------------------|-------------------|-----|--------------------|--------------------|-----|
| Pin | А                 | В                 | ab     | ၁                 | D                 | b   | Е                  | ч                  | ef  |
| -   | NC                | NC                | GND    | PXIe_DSTA<br>RC8+ | PXIe_<br>DSTARC8- | GND | PXIe_DSTAR<br>B8+  | PXIe_DSTAR<br>B8-  | GND |
| 2   | NC                | NC                | GND    | NC                | NC                | GND | PXIe_DSTAR<br>A8+  | PXIe_DSTAR<br>A8-  | GND |
| 3   | NC                | NC                | GND    | PXIe_DSTA<br>RC1+ | PXIe_<br>DSTARC1- | GND | NC                 | NC                 | GND |
| 4   | PXIe_<br>DSTARB1+ | PXIe_<br>DSTARB1- | GND    | PXI_STAR0         | PXI_STAR1         | GND | NC                 | NC                 | GND |
| 5   | PXIe_<br>DSTARA1+ | PXIe_<br>DSTARA1- | GND    | PXI_STAR2         | PXI_STAR3         | GND | NC                 | NC                 | GND |
| 9   | PXIe_<br>DSTARC2+ | PXIe_<br>DSTARC2- | GND    | PXI_STAR4         | PXI_STAR5         | GND | NC                 | NC                 | GND |
| 7   | PXIe_<br>DSTARB2+ | PXIe_<br>DSTARB2- | GND    | PXI_STAR6         | PXI_STAR7         | GND | NC                 | NC                 | GND |
| 8   | PXIe_<br>DSTARA2+ | PXIe_<br>DSTARA2- | GND    | PXI_STAR8         | PXI_STAR9         | GND | PXIe_DSTAR<br>C11+ | PXIe_DSTAR<br>C11- | GND |
| 6   | PXIe_<br>DSTARC3+ | PXIe_<br>DSTARC3- | GND    | PXI_STAR10        | PXI_STAR11        | GND | PXIe_DSTAR<br>A11+ | PXIe_DSTAR<br>A11- | GND |
| 10  | PXIe_<br>DSTARB3+ | PXIe_<br>DSTARB3- | GND    | NC                | NC                | GND | PXIe_DSTAR<br>B11+ | PXIe_DSTAR<br>B11- | GND |
|     |                   |                   |        |                   |                   |     |                    |                    |     |

Table B-7. XP3 Connector Pinout for the System Timing Slot

| Pin | ٨                | В                | ab  | ပ                 | ٥                 | po  | ш                | ш                | ef  |
|-----|------------------|------------------|-----|-------------------|-------------------|-----|------------------|------------------|-----|
| 1   | PXIe_<br>CLK100+ | PXIe_<br>CLK100- | GND | PXIe_<br>SYNC100+ | PXIe_<br>SYNC100- | GND | PXIe_<br>DSTARC+ | PXIe_<br>DSTARC- | GND |
| 2   | PRSNT#           | PWREN#           | GND | PXIe_<br>DSTARB+  | PXIe_<br>DSTARB-  | GND | PXIe_<br>DSTARA+ | PXIe_<br>DSTARA- | GND |
| 3   | SMBDAT           | SMBCLK           | GND | RSV               | RSV               | GND | RSV              | RSV              | GND |
| 4   | MPWRGD*          | PERST#           | GND | RSV               | RSV               | GND | 1RefClk+         | 1RefClk-         | GND |
| 5   | $_{ m 1PETp0}$   | 1PETn0           | GND | 1PERp0            | 1PERn0            | GND | 1PETp1           | 1PETn1           | GND |
| 9   | 1PETp2           | 1PETn2           | GND | 1PERp2            | 1PERn2            | GND | 1PERp1           | 1PERn1           | GND |
| 7   | 1PETp3           | 1PETn3           | GND | 1PERp3            | 1PERn3            | GND | 1PETp4           | 1PETn4           | GND |
| 8   | 1PETp5           | 1PETn5           | GND | 1PERp5            | 1PERn5            | GND | 1PERp4           | 1PERn4           | GND |
| 6   | $_{ m 1PETp6}$   | 1PETn6           | GND | 1PERp6            | 1PERn6            | GND | 1PETp7           | 1PETn7           | GND |
| 10  | RSV              | RSV              | GND | RSV               | RSV               | GND | 1PERp7           | 1PERn7           | GND |

Table B-8. XP4 Connector Pinout for the System Timing Slot

| Pin | Z   | A     | В   | ပ      | D     | ш      | ш   |
|-----|-----|-------|-----|--------|-------|--------|-----|
| -   | GND | GA4   | GA3 | GA2    | GA1   | GA0    | GND |
| 2   | GND | 5Vaux | GND | SYSEN# | WAKE# | ALERT# | GND |
| 3   | GND | 12V   | 12V | GND    | GND   | GND    | GND |

Table B-8. XP4 Connector Pinout for the System Timing Slot (Continued)

| ı   | ı    |               |                        |           |                    |
|-----|------|---------------|------------------------|-----------|--------------------|
| ш   | GND  | GND           | GND                    | GND       | GND                |
| Ш   | 3.3V | PXI_TRIG6     | PXI_CLK10              | PXI_TRIG7 | PXI_LBR6           |
| D   | 3.3V | GND           | PXI_CLK10_IN PXI_CLK10 | GND       | PXI_LBL6           |
| C   | 3.3V | PXI_TRIG5     | ATNLED                 | ATNSW#    | RSV                |
| В   | GND  | PXI_TRIG4     | GND                    | PXI_TRIG0 | GND                |
| A   | GND  | GND PXI_TRIG3 | PXI_TRIG2              | PXI_TRIG1 | PXIe_SYNC_<br>CTRL |
| Z   | GND  | GND           | GND                    | GND       | GND                |
| Pin | 4    | 5             | 9                      | 7         | 8                  |

## Peripheral Slot Pinouts

Table B-9. P1 Connector Pinout for the Peripheral Slot

| Pin | Z   | A      | В      | C      | Q      | ш        | ч   |
|-----|-----|--------|--------|--------|--------|----------|-----|
| 25  | GND | 5V     | REQ64# | ENUM#  | 3.3V   | SV       | GND |
| 24  | GND | AD[1]  | Λς     | (O/I)A | [0]QY  | ACK64#   | GND |
| 23  | GND | 3.3V   | AD[4]  | AD[3]  | ΛS     | AD[2]    | GND |
| 22  | GND | [7]    | GND    | 3.3V   | [9]QY  | [5]QY    | GND |
| 21  | GND | 3.3V   | [6]QY  | AD[8]  | Meeen  | C/BE[0]# | GND |
| 20  | GND | AD[12] | GND    | V(I/O) | AD[11] | AD[10]   | GND |
| 61  | GND | 3.3V   | AD[15] | AD[14] | GND    | AD[13]   | GND |

Table B-9. P1 Connector Pinout for the Peripheral Slot (Continued)

| Pin      | Z        | ٨        | æ        | ပ        | Q       | ш        | ш   |
|----------|----------|----------|----------|----------|---------|----------|-----|
| 18       | GND      | SERR#    | GND      | 3.3V     | PAR     | C/BE[1]# | GND |
| 17       | GND      | 3.3V     | IPMB_SCL | IPMB_SDA | GND     | PERR#    | GND |
| 16       | GND      | DEVSEL#  | GND      | V(I/O)   | STOP#   | LOCK#    | GND |
| 15       | GND      | 3.3V     | FRAME#   | IRDY#    | BD_SEL# | TRDY#    | GND |
| 12 to 14 | Key Area |          |          |          |         |          |     |
| 11       | GND      | AD[18]   | [71]     | AD[16]   | GND     | C/BE[2]# | GND |
| 10       | GND      | AD[21]   | GND      | 3.3V     | AD[20]  | [61]QY   | GND |
| 6        | GND      | C/BE[3]# | IDSET    | AD[23]   | GND     | AD[22]   | GND |
| 8        | GND      | AD[26]   | GND      | V(I/O)   | AD[25]  | AD[24]   | GND |
| 7        | GND      | AD[30]   | AD[29]   | AD[28]   | GND     | AD[27]   | GND |
| 9        | GND      | REQ#     | GND      | 3.3V     | CLK     | AD[31]   | GND |
| 5        | GND      | BRSVP1A5 | BRSVP1B5 | RST#     | GND     | #LN9     | GND |
| 4        | GND      | IPMB_PWR | HEALTHY  | V(I/O)   | INTP    | SLNI     | GND |
| 3        | GND      | INTA#    | INTB#    | INTC#    | Λς      | #QLNI    | GND |
| 2        | GND      | TCK      | Λς       | TMS      | TDO     | IDI      | GND |
| 1        | GND      | 5V       | -12V     | TRST#    | +12V    | λ\$      | GND |

Table B-10. P2 Connector Pinout for the Peripheral Slot

| Z               |          | А    | В         | С         | D        | Е         | ч   |
|-----------------|----------|------|-----------|-----------|----------|-----------|-----|
| GND GA4         | GA4      |      | GA3       | GA2       | GA1      | GA0       | GND |
| GND PXI_LBR0    | PXI_LBR  | 0    | GND       | PXI_LBR1  | PXI_LBR2 | PXI_LBR3  | GND |
| GND PXI_LBR4    | PXI_LBR  |      | PXI_LBR5  | PXI_LBL0  | GND      | PXI_LBL1  | GND |
| GND PXI_LBL2    | CTBT_IXA |      | GND       | PXI_LBL3  | PXI_LBL4 | PXI_LBL5  | GND |
| GND PXI_TRIG3   | PXI_TRIG | 53   | PXI_TRIG4 | PXI_TRIG5 | GND      | PXI_TRIG6 | GND |
| GND PXI_TRIG2   | PXI_TRIG | :2   | GND       | RSV       | PXI_STAR | PXI_CLK10 | GND |
| GND PXI_TRIGI   | PXI_TRIG | 1    | PXI_TRIG0 | RSV       | GND      | PXI_TRIG7 | GND |
| GND PXI_BRSVA15 | PXI_BRSV | /A15 | GND       | RSV       | PXI_LBL6 | PXI_LBR6  | GND |
| GND RSV         | RSV      |      | RSV       | RSV       | GND      | RSV       | GND |
| GND RSV         | RSV      |      | GND       | V(I/O)    | RSV      | RSV       | GND |
| GND RSV         | RSV      |      | RSV       | RSV       | GND      | RSV       | GND |
| GND RSV         | RSV      |      | GND       | V(I/O)    | RSV      | RSV       | GND |
| GND RSV         | RSV      |      | RSV       | RSV       | GND      | RSV       | GND |
| GND RSV         | RSV      |      | GND       | V(I/O)    | RSV      | RSV       | GND |
| GND RSV         | RSV      |      | RSV       | RSV       | GND      | RSV       | GND |
| GND RSV         | RSV      |      | GND       | V(I/O)    | RSV      | RSV       | GND |
| GND RSV         | RSV      |      | RSV       | RSV       | GND      | RSV       | GND |
|                 |          |      |           |           |          |           |     |

Table B-10. P2 Connector Pinout for the Peripheral Slot (Continued)

| Pin | Z       | А                   | В         | C         | D         | Ш         | F   |
|-----|---------|---------------------|-----------|-----------|-----------|-----------|-----|
| 5   | GND RSV | RSV                 | GND       | (O/I)A    | RSV       | RSV       | GND |
| 4   | GND     | (O/I)A              | #N=94     | RSV       | GND       | RSV       | GND |
| 3   | GND     | PXI_LBR7            | GND       | PXI_LBR8  | PXI_LBR9  | PXI_LBR10 | GND |
| 2   | GND     | PXI_LBR11           | PXI_LBR12 | UNC       | PXI_LBL7  | PXI_LBL8  | GND |
| 1   | GND     | GND <b>PXI_LBL9</b> | GND       | PXI_LBL10 | PXI_LBL11 | PXI_LBL12 | GND |

### **Hybrid Slot Pinouts**

Table B-11. P1 Connector Pinout for the Hybrid Slot

| Pin | Z   | А      | В      | ၁      | Q      | В        | F   |
|-----|-----|--------|--------|--------|--------|----------|-----|
| 25  | GND | SV     | REQ64# | ENUM#  | 3.3V   | SV       | GND |
| 24  | GND | AD[1]  | ΛS     | (O/I)A | AD[0]  | ACK64#   | GND |
| 23  | GND | 3.3V   | AD[4]  | AD[3]  | ΛS     | AD[2]    | GND |
| 22  | GND | AD[7]  | GND    | 3.3V   | [9]QV  | AD[5]    | GND |
| 21  | GND | 3.3V   | [6]QY  | AD[8]  | Meen   | C/BE[0]# | GND |
| 20  | GND | AD[12] | GND    | (O/I)A | AD[11] | AD[10]   | GND |
| 61  | GND | 3.3V   | AD[15] | AD[14] | GND    | AD[13]   | GND |
| 18  | GND | SERR#  | GND    | 3.3V   | PAR    | C/BE[1]# | GND |

Table B-11. P1 Connector Pinout for the Hybrid Slot (Continued)

|          |          | lable D- | iable b-ii. Ti comectoi rimoutioi memyama siot (commuea) | TIIOULIOI IIIE HYDIII | a sior (confininged) |          |     |
|----------|----------|----------|----------------------------------------------------------|-----------------------|----------------------|----------|-----|
| Pin      | Z        | A        | В                                                        | ၁                     | Q                    | Е        | ц   |
| 17       | GND      | 3.3V     | IPMB_SCL                                                 | IPMB_SDA              | GND                  | PERR#    | GND |
| 16       | GND      | DEVSEL#  | GND                                                      | V(I/O)                | %STOP#               | FOCK#    | GND |
| 15       | GND      | 3.3V     | FRAME#                                                   | IRDY#                 | BD_SEL#              | TRDY#    | GND |
| 12 to 14 | Key Area |          |                                                          |                       |                      |          |     |
| 11       | GND      | AD[18]   | AD[17]                                                   | AD[16]                | GND                  | C/BE[2]# | GND |
| 10       | GND      | AD[21]   | GND                                                      | 3.3V                  | AD[20]               | AD[19]   | GND |
| 6        | GND      | C/BE[3]# | IDSEL                                                    | AD[23]                | GND                  | AD[22]   | GND |
| 8        | GND      | AD[26]   | GND                                                      | V(I/O)                | AD[25]               | AD[24]   | GND |
| 7        | GND      | AD[30]   | AD[29]                                                   | AD[28]                | GND                  | AD[27]   | GND |
| 9        | GND      | REQ#     | GND                                                      | 3.3V                  | CLK                  | AD[31]   | GND |
| 5        | GND      | BRSVP1A5 | BRSVP1B5                                                 | RST#                  | GND                  | BNT#     | GND |
| 4        | GND      | IPMB_PWR | HEALTHY#                                                 | V(I/O)                | INTP                 | INTS     | GND |
| 3        | GND      | INTA#    | INTB#                                                    | INTC#                 | 5V                   | INTD#    | GND |
| 2        | GND      | TCK      | SV                                                       | TMS                   | TDO                  | TDI      | GND |
| 1        | GND      | 5V       | -12V                                                     | TRST#                 | +12V                 | 5V       | GND |
|          |          |          |                                                          |                       |                      |          |     |

Table B-12. XP3 Connector Pinout for the Hybrid Slot

| Pin | A                | В                | ab  | ပ                 | Q                 | b   | ш                | L                | ef  |
|-----|------------------|------------------|-----|-------------------|-------------------|-----|------------------|------------------|-----|
| -   | PXIe_CLK1<br>00+ | PXIe_<br>CLK100- | GND | PXIe_SYNC<br>100+ | PXIe_SYNC<br>100- | GND | PXIe_<br>DSTARC+ | PXIe_<br>DSTARC- | GND |
| 2   | PRSNT#           | PWREN#           | GND | PXIe_<br>DSTARB+  | PXIe_<br>DSTARB-  | GND | PXIe_<br>DSTARA+ | PXIe_<br>DSTARA- | GND |
| 3   | SMBDAT           | SMBCLK           | GND | RSV               | RSV               | GND | RSV              | RSV              | GND |
| 4   | MPWRGD*          | PERST#           | GND | RSV               | RSV               | GND | 1RefClk+         | 1RefClk-         | GND |
| 5   | 1PETp0           | 1PETn0           | GND | 1PERp0            | 1PERn0            | GND | 1PETp1           | 1PETn1           | GND |
| 9   | 1PETp2           | 1PETn2           | GND | 1PERp2            | 1PERn2            | GND | 1PERp1           | 1PERn1           | GND |
| 7   | 1PETp3           | 1PETn3           | GND | 1PERp3            | 1PERn3            | GND | 1PETp4           | 1PETn4           | GND |
| 8   | 1PETp5           | 1PETn5           | GND | 1PERp5            | 1PERn5            | GND | 1PERp4           | 1PERn4           | GND |
| 6   | 1PETp6           | 1PETn6           | GND | 1PERp6            | 1PERn6            | GND | 1PETp7           | 1PETn7           | GND |
| 10  | RSV              | RSV              | GND | RSV               | RSV               | GND | 1PERp7           | 1PERn7           | GND |

Table B-13. XP4 Connector Pinout for the Hybrid Slot

| Pin | Z   | А     | В   | ၁      | D     | В      | Ъ   |
|-----|-----|-------|-----|--------|-------|--------|-----|
| 1   | GND | GA4   | GA3 | GA2    | GA1   | GA0    | GND |
| 2   | GND | 5Vaux | GND | SYSEN# | WAKE# | ALERT# | GND |
| 3   | GND | 12V   | 12V | GND    | GND   | GND    | GND |

Table B-13. XP4 Connector Pinout for the Hybrid Slot (Continued)

|     |         |               |           | •         |          |           |     |
|-----|---------|---------------|-----------|-----------|----------|-----------|-----|
| Pin | Z       | A             | В         | C         | D        | ш         | щ   |
| 4   | GND GND | GND           | GND       | 3.3V      | 3.3V     | 3.3V      | GND |
| 5   | GND     | PXI_TRIG3     | PXI_TRIG4 | PXI_TRIG5 | GND      | PXI_TRIG6 | GND |
| 9   | GND     | PXI_TRIG2     | GND       | ATNLED    | PXI_STAR | PXI_CLK10 | GND |
| 7   | GND     | GND PXI_TRIG1 | PXI_TRIG0 | #MSN1V    | GND      | PXI_TRIG7 | GND |
| 8   | GND RSV | RSV           | GND       | RSV       | PXI_LBL6 | PXI_LBR6  | GND |



### **NI Services**

NI provides global services and support as part of our commitment to your success. Take advantage of product services in addition to training and certification programs that meet your needs during each phase of the application life cycle; from planning and development through deployment and ongoing maintenance.

To get started, register your product at ni.com/myproducts.

As a registered NI product user, you are entitled to the following benefits:

- Access to applicable product services.
- Easier product management with an online account.
- Receive critical part notifications, software updates, and service expirations.

Log in to your MyNI user profile to get personalized access to your services.

### Services and Resources

- Maintenance and Hardware Services—NI helps you identify your systems' accuracy and reliability requirements and provides warranty, sparing, and calibration services to help you maintain accuracy and minimize downtime over the life of your system. Visit ni.com/ services for more information.
  - Warranty and Repair—All NI hardware features a one-year standard warranty that is extendable up to five years. NI offers repair services performed in a timely manner by highly trained factory technicians using only original parts at an NI service center.
  - Calibration—Through regular calibration, you can quantify and improve the measurement performance of an instrument. NI provides state-of-the-art calibration services. If your product supports calibration, you can obtain the calibration certificate for your product at ni.com/calibration.
- **System Integration**—If you have time constraints, limited in-house technical resources, or other project challenges, National Instruments Alliance Partner members can help. To learn more, call your local NI office or visit ni.com/alliance.

- Training and Certification—The NI training and certification program is the most effective way to increase application development proficiency and productivity. Visit ni.com/training for more information.
  - The Skills Guide assists you in identifying the proficiency requirements of your current application and gives you options for obtaining those skills consistent with your time and budget constraints and personal learning preferences. Visit ni.com/skills-quide to see these custom paths.
  - NI offers courses in several languages and formats including instructor-led classes at facilities worldwide, courses on-site at your facility, and online courses to serve your individual needs
- Technical Support—Support at ni.com/support includes the following resources:
  - Self-Help Technical Resources—Visit ni.com/support for software drivers and updates, a searchable KnowledgeBase, product manuals, step-by-step troubleshooting wizards, thousands of example programs, tutorials, application notes, instrument drivers, and so on. Registered users also receive access to the NI Discussion Forums at ni.com/forums. NI Applications Engineers make sure every question submitted online receives an answer.
  - Software Support Service Membership—The Standard Service Program (SSP) is a renewable one-year subscription included with almost every NI software product, including NI Developer Suite. This program entitles members to direct access to NI Applications Engineers through phone and email for one-to-one technical support, as well as exclusive access to online training modules at ni.com/self-paced-training. NI also offers flexible extended contract options that guarantee your SSP benefits are available without interruption for as long as you need them. Visit ni.com/ssp for more information.
- Declaration of Conformity (DoC)—A DoC is our claim of compliance with the Council
  of the European Communities using the manufacturer's declaration of conformity. This
  system affords the user protection for electromagnetic compatibility (EMC) and product
  safety. You can obtain the DoC for your product by visiting ni.com/certification.

For information about other technical support options in your area, visit ni.com/services, or contact your local office at ni.com/contact.

You also can visit the Worldwide Offices section of ni.com/niglobal to access the branch office websites, which provide up-to-date contact information, support phone numbers, email addresses, and current events.

### Glossary

| Symbol | Prefix | Value           |
|--------|--------|-----------------|
| p      | pico   | 10-12           |
| n      | nano   | 10-9            |
| μ      | micro  | 10-6            |
| m      | milli  | 10-3            |
| k      | kilo   | 10 <sup>3</sup> |
| M      | mega   | 106             |
| G      | giga   | 109             |
| T      | tera   | 1012            |

### **Symbols**

Degrees.

Equal or greater than.

Equal or less than.

Percent.

Α

Amperes. Α

AC Alternating current.

American National Standards Institute. ANSI

Automatic fan speed control. Auto

AWG American Wire Gauge. Glossary

В

backplane An assembly, typically a printed circuit board, with connectors

and signal paths that bus the connector pins.

BNC Bayonet Neill Concelman connector; a commonly used coaxial

connector.

С

C Celsius.

cfm Cubic feet per minute.

CFR Code of Federal Regulations.

cm Centimeters.

CompactPCI An adaptation of the Peripheral Component Interconnect (PCI)

Specification 2.1 or later for industrial and/or embedded applications requiring a more robust mechanical form factor than desktop PCI. It uses industry standard mechanical components and high-performance connector technologies to provide an optimized system intended for rugged applications. It is electrically compatible with the PCI Specification, which enables low-cost PCI components to be utilized in a mechanical form

factor suited for rugged environments.

CSA Canadian Standards Association.

D

daisy-chain A method of propagating signals along a bus, in which the

devices are prioritized on the basis of their position on the bus.

DB-9 A 9-pin D-SUB connector.

DC Direct current.

DoC Declaration of Conformity.

D-SUB Subminiature D connector.

F

efficiency Ratio of output power to input power, expressed as a percentage.

EIA Electronic Industries Association.

**EMC** Electromagnetic Compatibility.

Electromagnetic Interference. **EMI** 

F

**FCC** Federal Communications Commission.

A blank module front panel used to fill empty slots in the chassis. filler panel

G

(1) grams; (2) a measure of acceleration equal to 9.8 m/s<sup>2</sup>. g

**GPIB** General Purpose Interface Bus (IEEE 488).

A measure of random vibration. The root mean square of  $g_{RMS}$ 

acceleration levels in a random vibration test profile.

Н

hr Hours.

Hz Hertz; cycles per second.

I

**IEC** International Electrotechnical Commission; an organization that

sets international electrical and electronics standards

IEEE Institute of Electrical and Electronics Engineers.

Mainframe peak current.  $I_{MP}$ 

Glossary

in. Inches.

inhibit To turn off.

J

jitter A measure of the small, rapid variations in clock transition times

from their nominal regular intervals. Units: seconds RMS.

K

kg Kilograms.

km Kilometers.

L

lb Pounds.

LED Light emitting diode.

line regulation The maximum steady-state percentage that a DC voltage output

will change as a result of a specified change in input AC voltage

(step change from 90 to 132 VAC or 180 to 264 VAC).

load regulation The maximum steady-state percentage that a DC voltage output

will change as a result of a step change from no-load to full-load

output current.

Μ

m Meters.

MHz Megahertz. One million Hertz; one Hertz equals one cycle per

second.

mi Miles

ms Milliseconds.

**MTBF** Mean time between failure

MTTR Mean time to repair.

Ν

NEMA National Electrical Manufacturers Association.

NI National Instruments.

Р

power supply shuttle A removable module that contains the chassis power supply.

PXI PCI eXtensions for Instrumentation.

PXI CLK10 10 MHz PXI system reference clock.

R

RHRelative humidity.

RMS Root mean square.

S

S Seconds

skew Deviation in signal transmission times.

slot blocker An assembly installed into an empty slot to improve the airflow

in adjacent slots.

standby The backplane is unpowered (off), but the chassis is still

connected to AC power mains.

System controller A module configured for installation in Slot 1 of a PXI chassis.

> This device is unique in the PXI system in that it performs the system controller functions, including clock sourcing and arbitration for data transfers across the backplane. Installing such a device into any other slot can damage the device, the PXI

backplane, or both.

### Glossary

system reference clock A 10 MHz clock, also called PXI\_CLK10, that is distributed to all peripheral slots in the chassis, as well as a BNC connector on the rear of chassis labeled 10 MHz REF OUT. The system reference clock can be used for synchronization of multiple modules in a measurement or control system. The 10 MHz REF IN and OUT BNC connectors on the rear of the chassis can be used to synchronize multiple chassis to one reference clock. The PXI backplane specification defines implementation guidelines for PXI CLK10.

System Timing slot

This slot is located at slot 4 and has dedicated trigger lines to other slots.

T

TTL Transistor-transistor logic.

U

UL Underwriter's Laboratories.

٧

V Volts.

VAC Volts alternating current.

V<sub>pp</sub> Peak-to-peak voltage.

W

W Watts.

### Index

| Α                                                                                                                                                                                                                                 | cooling                                                                                                                                                                                                                         |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AC power cables (table), 1-2  B                                                                                                                                                                                                   | air cooling of PXIe-1065 chassis, 2-2 filler panel installation, 2-4 setting fan speed, 2-4 slot blocker installation, 2-4                                                                                                      |
| backplane hybrid peripheral slots, 1-6 interoperability with CompactPCI, 1-6 overview, 1-5 PXI Express peripheral slots, 1-7 PXI local bus, routing, 1-9 PXI peripheral slots, 1-7 PXIe_SYNC_CTRL, 1-12, 1-13 specifications, A-7 | D DB-9 connector    pinout (table), 2-9    power supply voltages (table), 2-10 dimensions (figure), A-11, A-12 documentation, related, <i>vii</i>                                                                               |
| system controller slot, 1-6 system reference clock, 1-10 default behavior (figure), 1-11 routing (figure), 1-11 system timing slot, 1-7 trigger bus, 1-9                                                                          | E electromagnetic compatibility, A-6 EMC filler panel kit, 1-5 external clock source specifications, A-8                                                                                                                        |
| С                                                                                                                                                                                                                                 | fan, setting speed, 2-4<br>filler panel installation, 2-4                                                                                                                                                                       |
| cables, power (table), 1-2<br>CE compliance specifications, A-6<br>chassis ambient temperature definitions, 2-3<br>chassis cooling considerations                                                                                 | G ground, connecting, 2-4                                                                                                                                                                                                       |
| ambient temperature definitions, 2-3 clearances, 2-2 figure, 2-2 vents (figure), 2-3 chassis initialization file, 2-13 chassis ventilation (figure), 2-3 clearances for chassis cooling, 2-2 figure, 2-2                          | H hybrid peripheral slots, description, 1-6 hybrid slot pinouts P1 connector (table), B-11 XP3 connector (table), B-13 XP4 connector (table), B-13                                                                              |
| CLK10 rear connectors, 2-11 CompactPCI interoperability with NI PXIe-1065 backplane, 1-6 configuration in MAX (figure), 2-11 configuration. See installation, configuration, and operation connector pinouts. See pinouts         | IEC 320 inlet, 1-5, 2-5 inhibit mode switch, 2-10 installation, configuration, and operation chassis initialization file, 2-13 configuration in MAX (figure), 2-11 connecting safety ground, 2-4 filler panel installation, 2-4 |

| installing a PXI Express system controller, 2-5 figure, 2-6 module installation CompactPCI or PXI modules (figure), 2-8 peripheral module installation, 2-7 figure, 2-8 PXI Express configuration in MAX, 2-11 PXI Express system controller installed in a NI PXIe-1065 chassis (figure), 2-7 PXI-1 configuration in MAX, 2-12 rack mounting, 2-4 remote voltage monitoring and inhibiting interface, 2-9 setting fan speed, 2-4 site considerations, 2-2 slot blocker installation, 2-4 testing power up, 2-5 unpacking the PXIe-1065, 1-1 installing a PXI Express system controller (figure), 2-6 interoperability with CompactPCI, 1-6  K key features, 1-2 kit contents, 1-1 | NI PXIe-1065 fan speed, setting, 2-4 front view (figure), 1-4 installation. See installation, configuration, and operation key features, 1-2 maintenance. See maintenance of NI PXIe-1065 chassis optional equipment, 1-5 rack mounting, 2-4 rear view of NI PXIe-1065 chassis, 1-5 safety ground, connecting, 2-4 unpacking, 1-1 NI PXIe-1065 backplane hybrid peripheral slots, 1-6 interoperability with CompactPCI, 1-6 overview, 1-5 PXI Express peripheral slots, 1-7 PXI local bus, routing, 1-9 PXI peripheral slots, 1-7 PXIe_SYNC_CTRL, 1-12 using as restart (figure), 1-13 specifications, A-7 system controller slot, 1-6 system reference clock, 1-10 default behavior (figure), 1-11 routing (figure), 1-11 system timing slot, 1-7 trigger bus, 1-9 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L local bus, routing (figure), 1-9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | O optional equipment, 1-5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| M maintenance of NI PXIe-1065 chassis, 3-1 cleaning exterior cleaning, 3-2 interior cleaning, 3-1 preparation, 3-1 resetting the AC mains circuit breaker, 3-2 service interval, 3-1 static discharge damage (caution), 3-1                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P peripheral module installation, 2-7 figure, 2-8 peripheral slot pinouts P1 connector (table), B-8 P2 connector (table), B-10 pinouts, B-1 DB-9 connector (table), 2-9 power cables (table), 1-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

| power inhibit switch LED indicator, 2-8        | S                                        |
|------------------------------------------------|------------------------------------------|
| power supply                                   | safety and caution notices, 2-1          |
| connecting to, 2-5                             | safety ground, connecting, 2-4           |
| remote voltage monitoring and                  | safety, specifications, A-5              |
| inhibiting interface, 2-9                      | service interval, 3-1                    |
| replacing, 3-3                                 | setting fan speed, 2-4                   |
| configuration, 3-3                             | slot blocker                             |
| connecting safety ground, 3-3                  | installation, 2-4                        |
| connecting to power source, 3-3                | kit, 1-5                                 |
| installation, 3-3                              | specifications                           |
| removal, 3-3                                   | acoustic emissions                       |
| voltages at voltage monitoring connector       | sound power, A-5                         |
| (DB-9) (table), 2-9                            | sound prossure level (at operator        |
| power up, testing, 2-5                         | position), A-5                           |
| PXI differential star trigger specifications   | backplane                                |
| (PXIe-DSTARA, PXIe-DSTARB,                     | 10 MHz system reference clock            |
| PXIe-DSTARC), A-9                              | (PXI_CLK10), A-7                         |
| PXI Express configuration in MAX, 2-11         | 100 MHz Reference Out BNC, A-8           |
| PXI Express peripheral slots, description, 1-7 | 100 MHz system reference clock           |
| PXI Express system controller, 2-5             | (PXIe CLK100 and                         |
| figure, 2-6                                    | PXIe SYNC100), A-8                       |
| installing in a NI PXIe-1065 chassis           | CE compliance, A-6                       |
| (figure), 2-7                                  | chassis cooling, A-4                     |
| PXI local bus, routing, 1-9                    | dimensions (figure), A-11, A-12          |
| PXI peripheral slots, description, 1-7         | electrical                               |
| PXI star trigger specifications, A-9           | AC input, A-1                            |
| PXI star, routing, 1-8                         | DC output, A-2                           |
| PXI-1 configuration in MAX, 2-12               | electromagnetic compatibility, A-6       |
| PXIe DSTAR, routing, 1-8                       | environmental                            |
| PXIe_SYNC_CTRL, 1-12                           | operating environment, A-4               |
| specifications, A-9                            | storage environment, A-5                 |
| using as restart (figure), 1-13                | external clock source, A-8               |
|                                                | mechanical, A-9                          |
| R                                              | PXI differential star triggers           |
| rack mount kit dimensions (figure), A-13       | (PXIe-DSTARA, PXIe-DSTARB,               |
|                                                | PXIe-DSTARC), A-9                        |
| rack mounting, 2-4<br>kit, 1-5                 | PXI star trigger, A-9                    |
| related documentation, <i>vii</i>              | PXIe_SYNC_CTRL, A-9                      |
| · · · · · · · · · · · · · · · · · · ·          | rack mount kit dimensions (figure), A-13 |
| remote voltage monitoring and inhibiting       | safety, A-5                              |
| interface, 2-9                                 | shock and vibration, A-5                 |
| replacing the power supply, 3-3                | system reference clocks, A-7             |
|                                                | system reference clocks, A-7             |

```
static discharge damage (caution), 3-1
system controller slot
    description, 1-6
    pinouts
         XP1 connector (table), B-2
         XP2 connector (table), B-3
         XP3 connector (table), B-3
         XP4 connector (table), B-4
system reference clock, 1-10
    default behavior (figure), 1-11
    routing (figure), 1-11
    specifications, A-7
system timing slot
    description, 1-7
    pinouts
         TP1 connector (table), B-5
         TP2 connector (table), B-6
         XP3 connector (table), B-7
         XP4 connector (table), B-7
Т
testing power up, 2-5
trigger bus, 1-9
U
unpacking the NI PXIe-1065 chassis, 1-1
V
voltage monitoring connector. See DB-9
  connector
voltages at voltage monitoring connector
  (DB-9) (table), 2-10
```